欢迎访问ic37.com |
会员登录 免费注册
发布采购

MC68HC908AS60CFU 参数 Datasheet PDF下载

MC68HC908AS60CFU图片预览
型号: MC68HC908AS60CFU
PDF下载: 下载PDF文件 查看货源
内容描述: HCMOS微控制器单元 [HCMOS Microcontroller Unit]
分类和应用: 微控制器外围集成电路时钟
文件页数/大小: 454 页 / 5714 K
品牌: FREESCALE [ Freescale ]
 浏览型号MC68HC908AS60CFU的Datasheet PDF文件第227页浏览型号MC68HC908AS60CFU的Datasheet PDF文件第228页浏览型号MC68HC908AS60CFU的Datasheet PDF文件第229页浏览型号MC68HC908AS60CFU的Datasheet PDF文件第230页浏览型号MC68HC908AS60CFU的Datasheet PDF文件第232页浏览型号MC68HC908AS60CFU的Datasheet PDF文件第233页浏览型号MC68HC908AS60CFU的Datasheet PDF文件第234页浏览型号MC68HC908AS60CFU的Datasheet PDF文件第235页  
Freescale Semiconductor, Inc.  
Serial Communications Interface (SCI)  
Functional Description  
If the TE bit is cleared during a transmission, the TxD pin becomes idle  
after completion of the transmission in progress. Clearing and then  
setting the TE bit during a transmission queues an idle character to be  
sent after the character currently being transmitted.  
NOTE: When queueing an idle character, return the TE bit to logic 1 before the  
stop bit of the current character shifts out to the TxD pin. Setting TE after  
the stop bit appears on TxD causes data previously written to the SCDR  
to be lost.  
A good time to toggle the TE bit for a queued idle character is when the  
SCTE bit becomes set and just before writing the next byte to the SCDR.  
17.5.2.5 Inversion of Transmitted Output  
The transmit inversion bit (TXINV) in SCI control register 1 (SCC1)  
reverses the polarity of transmitted data. All transmitted values, including  
idle, break, start, and stop bits, are inverted when TXINV is at logic 1.  
See 17.9.1 SCI Control Register 1.  
17.5.2.6 Transmitter Interrupts  
These conditions can generate CPU interrupt requests from the SCI  
transmitter:  
• SCI transmitter empty (SCTE) — The SCTE bit in SCS1 indicates  
that the SCDR has transferred a character to the transmit shift  
register. SCTE can generate a transmitter CPU interrupt request.  
Setting the SCI transmit interrupt enable bit, SCTIE, in SCC2  
enables the SCTE bit to generate transmitter CPU interrupt  
requests.  
• Transmission complete (TC) — The TC bit in SCS1 indicates that  
the transmit shift register and the SCDR are empty and that no  
break or idle character has been generated. The transmission  
complete interrupt enable bit, TCIE, in SCC2 enables the TC bit to  
generate transmitter CPU interrupt requests.  
MC68HC908AS60 — Rev. 1.0  
Technical Data  
Serial Communications Interface (SCI)  
For More Information On This Product,  
Go to: www.freescale.com  
 复制成功!