欢迎访问ic37.com |
会员登录 免费注册
发布采购

MC68HC908AS60CFU 参数 Datasheet PDF下载

MC68HC908AS60CFU图片预览
型号: MC68HC908AS60CFU
PDF下载: 下载PDF文件 查看货源
内容描述: HCMOS微控制器单元 [HCMOS Microcontroller Unit]
分类和应用: 微控制器外围集成电路时钟
文件页数/大小: 454 页 / 5714 K
品牌: FREESCALE [ Freescale ]
 浏览型号MC68HC908AS60CFU的Datasheet PDF文件第166页浏览型号MC68HC908AS60CFU的Datasheet PDF文件第167页浏览型号MC68HC908AS60CFU的Datasheet PDF文件第168页浏览型号MC68HC908AS60CFU的Datasheet PDF文件第169页浏览型号MC68HC908AS60CFU的Datasheet PDF文件第171页浏览型号MC68HC908AS60CFU的Datasheet PDF文件第172页浏览型号MC68HC908AS60CFU的Datasheet PDF文件第173页浏览型号MC68HC908AS60CFU的Datasheet PDF文件第174页  
Freescale Semiconductor, Inc.  
Clock Generator Module (CGM)  
NOTE: Do not inadvertently clear the PLLF bit. Be aware that any read or  
read-modify-write operation on the PLL control register clears the PLLF  
bit.  
PLLON — PLL On Bit  
This read/write bit activates the PLL and enables the VCO clock,  
CGMVCLK. PLLON cannot be cleared if the VCO clock is driving the  
base clock, CGMOUT (BCS = 1). See 10.4.3 Base Clock Selector  
Circuit. Reset sets this bit so that the loop can stabilize as the MCU  
is powering up.  
1 = PLL on  
0 = PLL off  
BCS — Base Clock Select Bit  
This read/write bit selects either the crystal oscillator output,  
CGMXCLK, or the VCO clock, CGMVCLK, as the source of the CGM  
output, CGMOUT. CGMOUT frequency is one-half the frequency of  
the selected clock. BCS cannot be set while the PLLON bit is clear.  
After toggling BCS, it may take up to three CGMXCLK and three  
CGMVCLK cycles to complete the transition from one source clock to  
the other. During the transition, CGMOUT is held in stasis. See 10.4.3  
Base Clock Selector Circuit. Reset and the STOP instruction clear  
the BCS bit.  
1 = CGMVCLK divided by two drives CGMOUT.  
0 = CGMXCLK divided by two drives CGMOUT.  
NOTE: PLLON and BCS have built-in protection that prevents the base clock  
selector circuit from selecting the VCO clock as the source of the base  
clock if the PLL is off. Therefore, PLLON cannot be cleared when BCS  
is set, and BCS cannot be set when PLLON is clear. If the PLL is off  
(PLLON = 0), selecting CGMVCLK requires two writes to the PLL control  
register. See 10.4.3 Base Clock Selector Circuit.  
PCTL3–PCTL0 — Unimplemented  
These bits provide no function and always read as logic 1s.  
Technical Data  
MC68HC908AS60 — Rev. 1.0  
Clock Generator Module (CGM)  
For More Information On This Product,  
Go to: www.freescale.com  
 复制成功!