欢迎访问ic37.com |
会员登录 免费注册
发布采购

MC68HC908AS60CFU 参数 Datasheet PDF下载

MC68HC908AS60CFU图片预览
型号: MC68HC908AS60CFU
PDF下载: 下载PDF文件 查看货源
内容描述: HCMOS微控制器单元 [HCMOS Microcontroller Unit]
分类和应用: 微控制器外围集成电路时钟
文件页数/大小: 454 页 / 5714 K
品牌: FREESCALE [ Freescale ]
 浏览型号MC68HC908AS60CFU的Datasheet PDF文件第161页浏览型号MC68HC908AS60CFU的Datasheet PDF文件第162页浏览型号MC68HC908AS60CFU的Datasheet PDF文件第163页浏览型号MC68HC908AS60CFU的Datasheet PDF文件第164页浏览型号MC68HC908AS60CFU的Datasheet PDF文件第166页浏览型号MC68HC908AS60CFU的Datasheet PDF文件第167页浏览型号MC68HC908AS60CFU的Datasheet PDF文件第168页浏览型号MC68HC908AS60CFU的Datasheet PDF文件第169页  
Freescale Semiconductor, Inc.  
Clock Generator Module (CGM)  
Functional Description  
10.4.2.5 Special Programming Exceptions  
The programming method, described in 10.4.2.4 Programming the  
PLL, does not account for two possible exceptions. A value of 0 for N or  
L is meaningless when used in the equations given. To account for these  
exceptions:  
• A 0 value for N is interpreted the same as a value of 1.  
• A 0 value for L disables the PLL and prevents its selection as the  
source for the base clock. See 10.4.3 Base Clock Selector  
Circuit.  
10.4.3 Base Clock Selector Circuit  
This circuit is used to select either the crystal clock, CGMXCLK, or the  
VCO clock, CGMVCLK, as the source of the base clock, CGMOUT. The  
two input clocks go through a transition control circuit that waits up to  
three CGMXCLK cycles and three CGMVCLK cycles to change from  
one clock source to the other. During this time, CGMOUT is held in  
stasis. The output of the transition control circuit is then divided by two  
to correct the duty cycle. Therefore, the bus clock frequency, which is  
one-half of the base clock frequency, is one-fourth the frequency of the  
selected clock (CGMXCLK or CGMVCLK).  
The BCS bit in the PLL control register (PCTL) selects which clock drives  
CGMOUT. The VCO clock cannot be selected as the base clock source  
if the PLL is not turned on. The PLL cannot be turned off if the VCO clock  
is selected. The PLL cannot be turned on or off simultaneously with the  
selection or deselection of the VCO clock. The VCO clock also cannot  
be selected as the base clock source if the factor L is programmed to a  
0. This value would set up a condition inconsistent with the operation of  
the PLL, so that the PLL would be disabled and the crystal clock would  
be forced as the source of the base clock.  
MC68HC908AS60 — Rev. 1.0  
Technical Data  
Clock Generator Module (CGM)  
For More Information On This Product,  
Go to: www.freescale.com  
 复制成功!