欢迎访问ic37.com |
会员登录 免费注册
发布采购

AN1063D 参数 Datasheet PDF下载

AN1063D图片预览
型号: AN1063D
PDF下载: 下载PDF文件 查看货源
内容描述: 集成的处理器与DMA USERA ????手册 [Integrated Processor with DMA User’s Manual]
分类和应用:
文件页数/大小: 441 页 / 2488 K
品牌: FREESCALE [ Freescale ]
 浏览型号AN1063D的Datasheet PDF文件第273页浏览型号AN1063D的Datasheet PDF文件第274页浏览型号AN1063D的Datasheet PDF文件第275页浏览型号AN1063D的Datasheet PDF文件第276页浏览型号AN1063D的Datasheet PDF文件第278页浏览型号AN1063D的Datasheet PDF文件第279页浏览型号AN1063D的Datasheet PDF文件第280页浏览型号AN1063D的Datasheet PDF文件第281页  
Freescale Semiconductor, Inc.  
CCR1, CCR2  
$788, $7A8  
15  
14  
13  
12  
11  
10  
9
8
7
6
5
4
3
2
1
0
INTB  
INTN  
INTE  
ECO  
SAPI  
DAPI  
SSIZE  
DSIZE  
REQ  
BB  
S/D  
STR  
RESET:  
U
U
U
U
U
U
U
U
U
U
U
U
U
U
U
0
U = Unaffected by reset  
Supervisor/User  
INTB—Interrupt Breakpoint  
Setting the interrupt breakpoint bit sets the BRKP bit in the CSR. The logic AND of INTB  
and BRKP generates an interrupt request.  
1 = Enables an IRQwhen a breakpoint is recognized and the channel is the bus  
master.  
0 = Does not enable an IRQwhen a breakpoint is recognized and the channel is  
the bus master.  
INTN—Interrupt Normal  
1 = Enables an IRQwhen the channel finishes a transfer without an error condition  
(CSR DONE bit is set).  
0 = Does not enable an IRQwhen the channel finishes a transfer without an error  
condition.  
INTE—Interrupt Error  
1 = Enables an IRQwhen the channel encounters an error on source read (CSR  
BES bit is set), destination write (CSR BED bit is set), or configuration for  
channel setup (CSR CONF bit is set).  
0 = Does not enable an IRQwhen the channel encounters an error on source read,  
destination write, or configuration for channel setup.  
ECO—External Control Option  
If request generation is programmed to be internal (REQ bits = 00), this bit has no  
effect.  
Single-Address Mode—This bit defines the direction of transfer.  
1 = If request generation is programmed to be external (REQ = 1x), the requesting  
device receives the data (read from memory), and the control signals (DREQ,  
DACK, and DONE) are used by the requesting device to write data during the  
source (read) portion of the transfer.  
0 = If request generation is programmed to be external (REQ = 1x), the requesting  
device provides the data (write to memory), and the control signals (DREQ,  
DACK, and DONE) are used by the requesting device to provide data during  
the destination (write) portion of the transfer.  
MOTOROLA  
MC68340 USER’S MANUAL  
6- 27  
For More Information On This Product,  
Go to: www.freescale.com  
 复制成功!