欢迎访问ic37.com |
会员登录 免费注册
发布采购

AN1063D 参数 Datasheet PDF下载

AN1063D图片预览
型号: AN1063D
PDF下载: 下载PDF文件 查看货源
内容描述: 集成的处理器与DMA USERA ????手册 [Integrated Processor with DMA User’s Manual]
分类和应用:
文件页数/大小: 441 页 / 2488 K
品牌: FREESCALE [ Freescale ]
 浏览型号AN1063D的Datasheet PDF文件第276页浏览型号AN1063D的Datasheet PDF文件第277页浏览型号AN1063D的Datasheet PDF文件第278页浏览型号AN1063D的Datasheet PDF文件第279页浏览型号AN1063D的Datasheet PDF文件第281页浏览型号AN1063D的Datasheet PDF文件第282页浏览型号AN1063D的Datasheet PDF文件第283页浏览型号AN1063D的Datasheet PDF文件第284页  
Freescale Semiconductor, Inc.  
S/D—Single-/Dual-Address Transfer  
1 = The DMA channel runs single-address transfers from a peripheral to memory or  
from memory to a peripheral. The destination holding register is not used for  
these transfers because the data is transferred directly into the destination  
location. The MC68340 on-chip peripherals do not support single-address  
transfers.  
0 = The DMA channel runs dual-address transfers.  
STR—Start  
This bit is cleared by a hardware/software reset, writing a logic zero, or setting one of  
the following CSR bits: DONE, BES, BED, CONF, or BRKP. The STR bit cannot be set  
when the CSR IRQ bit is set. The DMA channel cannot be started until the CSR DONE,  
BES, BED, CONF, and BRKP bits are cleared.  
Internal Request Mode:  
1 = The DMA transfer starts as soon as this bit is set.  
0 = The DMA transfer can be stopped by clearing this bit.  
External Request Mode:  
1 = Setting this bit allows the DMA to start the transfer when a DREQinput is  
received from an external device.  
0 = The DMA transfer can be stopped by clearing this bit.  
NOTE  
If any fields in the CCR are modified while the channel is  
active, that change is effective immediately. To avoid any  
problems with changing the setup for the DMA channel, a zero  
should be written to the STR bit in the CCR to halt the DMA  
channel at the end of the current bus cycle.  
6.7.4 Channel Status Register (CSR)  
The CSR contains the channel status information. This register is accessible in either  
supervisor or user space. The CSR can always be read or written to when the DMA  
module is enabled (i.e., the STP bit in the MCR is cleared).  
CSR1, CSR2  
$78A, $7AA  
7
6
5
4
3
2
1
0
IRQ  
DONE  
BES  
BED  
CONF  
BRKP  
0
0
RESET  
0
0
0
0
0
0
0
0
Supervisor/User  
6- 30  
MC68340 USER’S MANUAL  
MOTOROLA  
For More Information On This Product,  
Go to: www.freescale.com  
 复制成功!