欢迎访问ic37.com |
会员登录 免费注册
发布采购

56F8036_10 参数 Datasheet PDF下载

56F8036_10图片预览
型号: 56F8036_10
PDF下载: 下载PDF文件 查看货源
内容描述: 16位数字信号控制器 [16-bit Digital Signal Controllers]
分类和应用: 控制器
文件页数/大小: 164 页 / 893 K
品牌: FREESCALE [ Freescale ]
 浏览型号56F8036_10的Datasheet PDF文件第29页浏览型号56F8036_10的Datasheet PDF文件第30页浏览型号56F8036_10的Datasheet PDF文件第31页浏览型号56F8036_10的Datasheet PDF文件第32页浏览型号56F8036_10的Datasheet PDF文件第34页浏览型号56F8036_10的Datasheet PDF文件第35页浏览型号56F8036_10的Datasheet PDF文件第36页浏览型号56F8036_10的Datasheet PDF文件第37页  
Overview  
Part 3 OCCS  
3.1 Overview  
The On-Chip Clock Synthesis (OCCS) module allows designers using an internal relaxation oscillator, an  
external crystal, or an external clock to run 56F8000 family devices at user-selectable frequencies up to  
32MHz. For details, see the OCCS chapter in the 56F802X and 56F803XPeripheral Reference Manual.  
3.2 Features  
The OCCS module interfaces to the oscillator and PLL and offers these features:  
Internal relaxation oscillator  
Ability to power down the internal relaxation oscillator or crystal oscillator  
Ability to put the internal relaxation oscillator into Standby mode  
3-bit postscaler provides control for the PLL output  
Ability to power down the PLL  
Provides a 2X system clock which operates at twice the system clock to the System Integration Module  
(SIM)  
Provides a 3X system clock which operates at three times the system clock to PWM and Timer modules  
Safety shutdown feature is available if the PLL reference clock is lost  
Can be driven from an external clock source  
The clock generation module provides the programming interface for the PLL, internal relaxation  
oscillator, and crystal oscillator.  
3.3 Operating Modes  
In 56F8000 family devices, an internal oscillator, an external crystal, or an external clock source can be  
used to provide a reference clock to the SIM.  
The 2X system clock source output from the OCCS can be described by one of the following equations:  
2X system frequency = oscillator frequency  
2X system frequency = (oscillator frequency x 8) / (postscaler)  
where:  
postscaler = 1, 2, 4, 8, 16, or 32  
The SIM is responsible for further dividing these frequencies by two, which will insure a 50% duty cycle  
in the system clock output.  
56F8036 Data Sheet, Rev. 6  
Freescale Semiconductor  
33  
 复制成功!