欢迎访问ic37.com |
会员登录 免费注册
发布采购

33910_10 参数 Datasheet PDF下载

33910_10图片预览
型号: 33910_10
PDF下载: 下载PDF文件 查看货源
内容描述: LIN系统基础芯片,高 [LIN System Basis Chip with High]
分类和应用:
文件页数/大小: 90 页 / 1134 K
品牌: FREESCALE [ Freescale ]
 浏览型号33910_10的Datasheet PDF文件第17页浏览型号33910_10的Datasheet PDF文件第18页浏览型号33910_10的Datasheet PDF文件第19页浏览型号33910_10的Datasheet PDF文件第20页浏览型号33910_10的Datasheet PDF文件第22页浏览型号33910_10的Datasheet PDF文件第23页浏览型号33910_10的Datasheet PDF文件第24页浏览型号33910_10的Datasheet PDF文件第25页  
MC33910G5AC/MC3433910G5AC  
ELECTRICAL CHARACTERISTICS  
TIMING DIAGRAMS  
TXD  
tBIT  
tBIT  
t
t
BUS_REC(MIN)  
BUS_DOM(MAX)  
VLIN_REC  
74.4% VSUP  
Thresholds of  
receiving node 1  
TH  
REC(MAX)  
DOM(MAX)  
58.1% V  
SUP  
TH  
LIN  
Thresholds of  
receiving node 2  
42.2% V  
28.4% V  
SUP  
TH  
REC(MIN)  
SUP  
TH  
DOM(MIN)  
t
BUS_DOM(MIN)  
t
BUS_REC(MAX)  
RXD  
Output of receiving Node 1  
t
REC_PDF(1)  
t
REC_PDR(1)  
RXD  
Output of receiving Node 2  
t
REC_PDF(2)  
t
REC_PDR(2)  
Figure 7. LIN Timing Measurements for Normal Slew Rate  
TXD  
tBIT  
tBIT  
t
t
BUS_REC(MIN)  
BUS_DOM(MAX)  
VLIN_REC  
77.8% VSUP  
Thresholds of  
receiving node 1  
TH  
REC(MAX)  
DOM(MAX)  
61.6% V  
SUP  
TH  
LIN  
Thresholds of  
receiving node 2  
38.9% V  
25.1% V  
SUP  
TH  
REC(MIN)  
SUP  
TH  
DOM(MIN)  
t
BUS_DOM(MIN)  
t
BUS_REC(MAX)  
RXD  
Output of receiving Node 1  
t
REC_PDF(1)  
t
REC_PDR(1)  
RXD  
Output of receiving Node 2  
t
REC_PDF(2)  
t
REC_PDR(2)  
Figure 8. LIN Timing Measurements for Slow Slew Rate  
33910  
Analog Integrated Circuit Device Data  
Freescale Semiconductor  
21  
 复制成功!