欢迎访问ic37.com |
会员登录 免费注册
发布采购

F81866A 参数 Datasheet PDF下载

F81866A图片预览
型号: F81866A
PDF下载: 下载PDF文件 查看货源
内容描述: 6个UART超级IO 128字节FIFO和电源 [6 UARTs Super IO With 128 Bytes FIFO and Power]
分类和应用: 先进先出芯片
文件页数/大小: 210 页 / 1806 K
品牌: FINTEK [ FEATURE INTEGRATION TECHNOLOGY INC. ]
 浏览型号F81866A的Datasheet PDF文件第169页浏览型号F81866A的Datasheet PDF文件第170页浏览型号F81866A的Datasheet PDF文件第171页浏览型号F81866A的Datasheet PDF文件第172页浏览型号F81866A的Datasheet PDF文件第174页浏览型号F81866A的Datasheet PDF文件第175页浏览型号F81866A的Datasheet PDF文件第176页浏览型号F81866A的Datasheet PDF文件第177页  
F81866A  
7.9.9LED Control Register 1 Index F8h  
Bit  
Name  
R/W  
Default  
Description  
0: LED_VCC clock output is inverted.  
Reset  
7
LED_VCC_INV_DIS R/W VBAT  
0
1: LED_VCC clock output is not inverted.  
0: Disable LED_VCC deep S3 mode.  
6
LED_VCC_DS3  
R/W VBAT  
0
1: Enable LED_VCC deep S3 mode. Output 75% duty 0.25HZ clock.  
The three bits {LED_VCC_S5_MODE_ADD, LED_VCC_S5_MODE [1:0]}  
select the LED_VCC mode in S5 state.  
000: Sink low.  
001: Tri-state or drive high control by GPIO11_DRV_EN.  
010: 0.5Hz clock with 50% duty.  
011: 1Hz clock with 50% duty.  
5-4  
LED_VCC_S5_MODE R/W VBAT  
LED_VCC_S3_MODE R/W VBAT  
LED_VCC_S0_MODE R/W VBAT  
00  
100: 0.125Hz clock with 50% duty.  
101: 0.25Hz clock with 50% duty.  
110: 0.125Hz clock with 25% duty.*  
111: 0.25Hz clock with 25% duty.*  
*When LED_VCC_INV_DIS is set to “1” the duty is 25%, otherwise, the duty  
is 75%.  
The three bits {LED_VCC_S3_MODE_ADD, LED_VCC_S3_MODE [1:0]}  
select the LED_VCC mode in S3 state.  
000: Sink low.  
001: Tri-state or drive high control by GPIO11_DRV_EN.  
010: 0.5Hz clock with 50% duty.  
011: 1Hz clock with 50% duty.  
3-2  
00  
100: 0.125Hz clock with 50% duty.  
101: 0.25Hz clock with 50% duty.  
110: 0.125Hz clock with 25% duty.*  
111: 0.25Hz clock with 25% duty.*  
*When LED_VCC_INV_DIS is set to “1” the duty is 25%, otherwise, the duty  
is 75%.  
The three bits {LED_VCC_S0_MODE_ADD, LED_VCC_S0_MODE [1:0]}  
select the LED_VCC mode in S0 state.  
000: Sink low.  
001: Tri-state or drive high control by GPIO11_DRV_EN.  
010: 0.5Hz clock with 50% duty.  
011: 1Hz clock with 50% duty.  
1-0  
00  
100: 0.125Hz clock with 50% duty.  
101: 0.25Hz clock with 50% duty.  
110: 0.125Hz clock with 25% duty.*  
111: 0.25Hz clock with 25% duty.*  
*When LED_VCC_INV_DIS is set to “1” the duty is 25%, otherwise, the duty  
is 75%.  
7.9.10LED Control Register 2 Index F9h  
Reset  
Bit  
Name  
R/W  
Default  
Description  
-
7
Reserved  
-
-
Reserved  
173  
Jan, 2012  
V0. 12P  
 复制成功!