欢迎访问ic37.com |
会员登录 免费注册
发布采购

F81866A 参数 Datasheet PDF下载

F81866A图片预览
型号: F81866A
PDF下载: 下载PDF文件 查看货源
内容描述: 6个UART超级IO 128字节FIFO和电源 [6 UARTs Super IO With 128 Bytes FIFO and Power]
分类和应用: 先进先出芯片
文件页数/大小: 210 页 / 1806 K
品牌: FINTEK [ FEATURE INTEGRATION TECHNOLOGY INC. ]
 浏览型号F81866A的Datasheet PDF文件第168页浏览型号F81866A的Datasheet PDF文件第169页浏览型号F81866A的Datasheet PDF文件第170页浏览型号F81866A的Datasheet PDF文件第171页浏览型号F81866A的Datasheet PDF文件第173页浏览型号F81866A的Datasheet PDF文件第174页浏览型号F81866A的Datasheet PDF文件第175页浏览型号F81866A的Datasheet PDF文件第176页  
F81866A  
UART 1 PME event status.  
0: UART 1 has no PME event.  
0
UART1_PME_ST R/WC 5VSB  
-
1: UART 1 has a PME event to assert. Write 1 to clear to be ready for next  
PME event.  
7.9.6ACPI Control Register 1 Index F4h  
Bit  
7-6  
5
Name  
R/W Reset Default  
Description  
Reserved  
-
-
-
Reserved.  
EN_GPWAKEUP  
EN_KBWAKEUP  
EN_MOWAKEUP  
R/W VBAT  
R/W VBAT  
R/W VBAT  
0
0
0
Set one to enable GPIO SMI event asserted via PWSOUT#.  
Set one to enable keyboard wakeup event asserted via PWSOUT#.  
Set one to enable mouse wakeup event asserted via PWSOUT#.  
4
3
The ACPI Control the PSON_N to always on or always off or keep last state  
00 : keep last state  
10 : Always on  
2-1  
0
PWRCTRL  
R/W VBAT  
11  
1
01 : Bypass mode.  
11: Always off  
When 5VSB power lose, it will set to 1, and write 1 to clear it  
VSB_PWR_LOSS R/W 5VSB  
7.9.7ACPI Control Register 2 Index F5h  
Bit  
Name  
R/W Reset Default  
Description  
7
Reserved  
-
-
-
Reserved.  
The additional PWOK delay.  
00: no delay (default)  
6-5  
4-3  
PWOK_DELAY  
VDD_DELAY  
R/W 5VSB  
0
01: 100ms.  
10: 200ms  
11: 400ms.  
The PWOK delay timing from VDD3VOK by followed setting  
00 : 100ms  
01 : 200ms  
R/W 5VSB  
R/W 5VSB  
11  
10 : 300ms  
11 : 400ms (default)  
2
VINDB_EN  
Reserved  
1
-
Enable the ATXPG de-bounce. (10us)  
Reserved.  
1-0  
-
-
7.9.8ACPI Control Register 3 Index F6h  
Bit  
Name  
R/W Reset Default  
Description  
Select the KBC S3 condition source.  
7
S3_SEL  
R/W 5VSB  
0
-
0: Enter S3 state when internal VDD3VOK signal de-asserted.  
1: Enter S3 state when S3# is low or the TS3 register is set to 1.  
6-5  
4
Reserved  
-
5VSB  
Reserved.  
0: PSON# is the inverted of S3# signal.  
PSON_DEL_EN  
R/W 5VSB  
0
1: PSON# will sink low only if the time after the last turn-off elapse at least 4  
seconds.  
3
WDT_PWOK_EN  
Reserved  
R/W 5VSB  
-
0
-
Set “1” to this bit will enable WDT timeout event asset from PWOK pin.  
Reserved.  
2-0  
172  
Jan, 2012  
V0. 12P  
 复制成功!