欢迎访问ic37.com |
会员登录 免费注册
发布采购

F81866A 参数 Datasheet PDF下载

F81866A图片预览
型号: F81866A
PDF下载: 下载PDF文件 查看货源
内容描述: 6个UART超级IO 128字节FIFO和电源 [6 UARTs Super IO With 128 Bytes FIFO and Power]
分类和应用: 先进先出芯片
文件页数/大小: 210 页 / 1806 K
品牌: FINTEK [ FEATURE INTEGRATION TECHNOLOGY INC. ]
 浏览型号F81866A的Datasheet PDF文件第118页浏览型号F81866A的Datasheet PDF文件第119页浏览型号F81866A的Datasheet PDF文件第120页浏览型号F81866A的Datasheet PDF文件第121页浏览型号F81866A的Datasheet PDF文件第123页浏览型号F81866A的Datasheet PDF文件第124页浏览型号F81866A的Datasheet PDF文件第125页浏览型号F81866A的Datasheet PDF文件第126页  
F81866A  
7.1.1710Hz Clock Fine Tune Count High Byte Index 2Bh (Available when CLK_ TUNE_PROG_EN = 1)  
Bit  
Name  
R/W Reset Default  
Description  
This bit indicates the fine tune mechanism is in process.  
Reserved  
7
FINE_TUNE_ST  
-
-
-
-
5VSB  
-
6-4  
3-0  
Reserved  
FINE_TUNE_CNT R/W 5VSB  
4’h3  
This is the count of 10 cycles of internal 500KHz clock with 48MHz clock.  
7.1.1810Hz Clock Fine Tune Count Low Byte Index 2Ch (Available when CLK_ TUNE_PROG_EN = 1)  
Bit  
Name  
R/W Reset Default  
Description  
7-0  
FINE_TUNE_CNT R/W  
4’h3  
5VSB  
This is the count of 10 cycles of internal 500KHz clock with 48MHz clock.  
7.1.19GPIO0 Enable Register  
GPIO_PROG_SEL = 2’b00)  
Index 2Ch (Available when CLK_ TUNE_PROG_EN = 0 and  
Bit  
Name  
R/W Reset Default  
Description  
7-5  
Reserved  
-
-
-
Reserved  
Pin 56 function select.  
4
3
2
1
0
GPIO04_EN  
R/W VBAT  
R/W VBAT  
R/W VBAT  
R/W VBAT  
R/W VBAT  
0
0: Pin 56 functions as SLP_SUS#.  
1: Pin 56 functions as GPIO04.  
Pin 55 function select.  
GPIO03_EN  
GPIO02_EN  
GPIO01_EN  
GPIO00_EN  
0
0
0
0
0: Pin 55 functions as SUS_ACK#.  
1: Pin 55 functions as GPIO03.  
Pin 54 function select.  
0: Pin 54 functions as SUS_WARN#.  
1: Pin 54 functions as GPIO02.  
Pin 53 function select.  
0: Pin 53 functions as ERP_CTRL1#.  
1: Pin 53 functions as GPIO01.  
Pin 52 function select.  
0: Pin 52 functions as ERP_CTRL0#.  
1: Pin 52 functions as GPIO00.  
7.1.20GPIO1 Enable Register Index 2Ch (Available when CLK_ GPIO_PROG_SEL PROG_EN = 0 and  
GPIO_PROG_SEL = 2’b01)  
Bit  
Name  
R/W Reset Default  
Description  
Pin 72 function select.  
7
GPIO17_EN  
R/W  
0
0
0
VBAT  
0: Pin 72 functions as PECI.  
1: Pin 72 functions as GPIO17.  
Pin 71 function select.  
6
5
GPIO16_EN  
GPIO15_EN  
R/W VBAT  
R/W VBAT  
0: Pin 71 functions as BEEP.  
1: Pin 71 functions as GPIO16.  
Pin 70 function select.  
0: Pin 70 functions as WDTRST#.  
1: Pin 70 functions as GPIO15.  
122  
Jan, 2012  
V0. 12P  
 复制成功!