F81218
6.6.6 UART 5 Clock Select Register – index F0h
Power-on default [7:0] = 0000_0000b.
Bit
7:5
Name
Reserved
R/W
R/W
R/W
Description
Return 0 when read.
4
RS485
0: The RTS# is controlled by programming MCR[1]. (offset +4)
1: The RTS# is drive high when transmitting data and sink low when
receiving data.
3:2
1:0
Reserved
R/W
R/W
Return 0 when read.
SELURCCLK1
SELURCCLK0
00 : UART 3 clock source is 1.8462MHz ( 24MHz/13 )
01/10/11 selection reserved.
6.7 UART 6 Device Control Register (LDN 5)
6.7.1 Device Enable Register – index 30h
Power-on default [7:0] = 0x01h when SOUT6/PS_238_IRQF is pull-up, else 0x00h.
Bit
7:1
Name
Reserved
URF_EN
R/W
R/W
R/W
Description
Return 0 when read.
0 : Disable UART 6.
1 : Enable UART 6.
0
6.7.2 I/O Port Select Register – index 60h
Power-on default [7:0] = 0x02h when SOUT6/PS_238_IRQF is pull-up, else 0x0h.
Bit Name R/W Description
7:0 URF_BASE[15:8] R/W UART 6 I/O Port Address high byte.
6.7.3 I/O Port Select Register – index 61h
Power-on default [7:0] = 0x38h when SOUT6/PS_238_IRQF is pull-up, else 0x00h.
Bit
7:0
Name
R/W
Description
UART 6 I/O Port Address low byte.
URF_BASE[7:0]
R/W
-36-
August, 2007
V0.33P