欢迎访问ic37.com |
会员登录 免费注册
发布采购

F81218 参数 Datasheet PDF下载

F81218图片预览
型号: F81218
PDF下载: 下载PDF文件 查看货源
内容描述: ISA / LPC 6 UART数据表 [ISA/LPC to 6 UART Datasheet]
分类和应用: PC
文件页数/大小: 64 页 / 1414 K
品牌: FINTEK [ FEATURE INTEGRATION TECHNOLOGY INC. ]
 浏览型号F81218的Datasheet PDF文件第14页浏览型号F81218的Datasheet PDF文件第15页浏览型号F81218的Datasheet PDF文件第16页浏览型号F81218的Datasheet PDF文件第17页浏览型号F81218的Datasheet PDF文件第19页浏览型号F81218的Datasheet PDF文件第20页浏览型号F81218的Datasheet PDF文件第21页浏览型号F81218的Datasheet PDF文件第22页  
F81218  
5.2.1.4 Divisor Latch ( MS ) – Base + 1  
Power-on default [7:0] = 0x00h.  
Bit  
7:0  
Name  
DLM[7:0]  
R/W  
Description  
Baud generator divisor high byte.  
Access only when LCR[7] is 1.  
R/W  
5.2.1.5 Interrupt Enable Register – Base + 1  
Power-on default [7:0] = 0x00h.  
Bit  
7:4  
Name  
Reserved  
R/W  
R/W  
R/W  
R/W  
R/W  
Description  
Return 0 when read. Access only when LCR[7] is 0  
3
2
1
EDSSI  
ELSI  
Enable Modem Status Interrupt. Access only when LCR[7] is 0.  
Enable Line Status Error Interrupt. Access only when LCR[7] is 0.  
Enable Transmitter Holding Register Empty Interrupt. Access only  
when LCR[7] is 0.  
ETBFI  
0
ERBFI  
R/W  
Enable Received Data Available Interrupt. Access only when LCR[7]  
is 0  
5.2.1.6 Interrupt Identification Register – Base + 2  
Power-on default [7:0] = 0x01h.  
Bit  
Name  
FIFO_EN  
R/W  
Description  
7
R
0 : FIFO is disabled  
1 : FIFO is enabled.  
0 : FIFO is disabled.  
1 : FIFO is enabled.  
Return 0 when read.  
6
FIFO_EN  
R
5:4  
3:1  
Reserved  
R
R
IRQ_ID[2:0]  
000 : Interrupt is caused by Modem Status  
001 : Interrupt is caused by Transmitter Holding Register Empty  
010 : Interrupt is caused by Received Data Available.  
110 : Interrupt is caused by Character Timeout  
011 : Interrupt is caused by Line Status..  
1 : Interrupt is not pending.  
0
IRQ_PENDN  
R
0 : Interrupt is pending.  
-13-  
August, 2007  
V0.33P  
 复制成功!