欢迎访问ic37.com |
会员登录 免费注册
发布采购

F75111R 参数 Datasheet PDF下载

F75111R图片预览
型号: F75111R
PDF下载: 下载PDF文件 查看货源
内容描述: 低功耗GPIO数据表 [Low Power GPIO Datasheet]
分类和应用:
文件页数/大小: 45 页 / 967 K
品牌: FINTEK [ FEATURE INTEGRATION TECHNOLOGY INC. ]
 浏览型号F75111R的Datasheet PDF文件第19页浏览型号F75111R的Datasheet PDF文件第20页浏览型号F75111R的Datasheet PDF文件第21页浏览型号F75111R的Datasheet PDF文件第22页浏览型号F75111R的Datasheet PDF文件第24页浏览型号F75111R的Datasheet PDF文件第25页浏览型号F75111R的Datasheet PDF文件第26页浏览型号F75111R的Datasheet PDF文件第27页  
F75111  
3
2
STS_GP13ED  
GE  
RW  
RW  
VSB3V Indicate GPIO13 Edge Status. If set to 1, the edge of GPIO13 has  
occurred. Writing 1 will clear this bit to 0. Writing 0 is invalid.  
VSB3V Indicate GPIO12 Edge Status. If set to 1, the edge of GPIO12 has  
occurred. Writing 1 will clear this bit to 0. Writing 0 is invalid. If this bit  
serves as IRQ/SMI#, this bit has no effect.  
STS_GP12ED  
GE  
1
0
STS_GP11ED  
GE  
RW  
RW  
VSB3V Indicate GPIO11 Edge Status. If set to 1, the edge of GPIO11 has  
occurred. Writing 1 will clear this bit to 0. Writing 0 is invalid.  
STS_GP10ED  
GE  
VSB3V Indicate GPIO10 Edge Status. If set to 1, the edge of GPIO10 has  
occurred. Writing 1 will clear this bit to 0. Writing 0 is invalid.  
7.20 GP1X IRQ or SMI# Enable Register – Index 0x1A  
Power-on default [7:0] =0000_0000b  
Bit  
Name  
R/W  
PWR  
Description  
7
EN_GP17IRQ  
R/W  
VSB3V Enable GPIO17 IRQ or SMI# Generation. If this bit set to 1, enable  
GPIO17 to generate IRQ or SMI#.  
6
5
4
3
2
1
0
EN_GP16IRQ  
EN_GP15IRQ  
EN_GP14IRQ  
EN_GP13IRQ  
EN_GP12IRQ  
EN_GP11IRQ  
EN_GP10IRQ  
R/W  
R/W  
R/W  
R/W  
R/W  
R/W  
R/W  
VSB3V Enable GPIO16 IRQ or SMI# Generation. If this bit set to 1, enable  
GPIO16 to generate IRQ or SMI#.  
VSB3V Enable GPIO15 IRQ or SMI# Generation. If this bit set to 1, enable  
GPIO15 to generate IRQ or SMI#.  
VSB3V Enable GPIO14 IRQ or SMI# Generation. If this bit set to 1, enable  
GPIO14 to generate IRQ or SMI#.  
VSB3V Enable GPIO13 IRQ or SMI# Generation. If this bit set to 1, enable  
GPIO13 to generate IRQ or SMI#.  
VSB3V Enable GPIO12 IRQ or SMI# Generation. If this bit set to 1, enable  
GPIO12 to generate IRQ or SMI#.  
VSB3V Enable GPIO11 IRQ or SMI# Generation. If this bit set to 1, enable  
GPIO11 to generate IRQ or SMI#.  
VSB3V Enable GPIO10 IRQ or SMI# Generation. If this bit set to 1, enable  
GPIO10 to generate IRQ or SMI#.  
7.21 GP1X Output Driving Enable – Index 0x1B  
Power-on default [7:0] =0000_1000b  
Bit  
Name  
R/W  
PWR  
Description  
7
EN_GP17_OBUF R/W  
VSB3V Enable GPIO17 drive high buffer. If this bit is set to 0, the pin GPIO17  
will be I/OD pin, if set to 1 the pin GPIO17 is I/O pin.  
6
EN_GP16_OBUF R/W  
VSB3V Enable GPIO16 drive high buffer. If this bit is set to 0, the pin GPIO16  
will be I/OD pin, if set to 1 the pin GPIO16 is I/O pin.  
- 21 -  
July, 2007  
V0.27P  
 复制成功!