欢迎访问ic37.com |
会员登录 免费注册
发布采购

M52D128168A-7TG 参数 Datasheet PDF下载

M52D128168A-7TG图片预览
型号: M52D128168A-7TG
PDF下载: 下载PDF文件 查看货源
内容描述: 2M ×16位×4手机银行同步DRAM [2M x 16 Bit x 4 Banks Mobile Synchronous DRAM]
分类和应用: 存储内存集成电路光电二极管动态存储器手机
文件页数/大小: 48 页 / 1178 K
品牌: ESMT [ ELITE SEMICONDUCTOR MEMORY TECHNOLOGY INC. ]
 浏览型号M52D128168A-7TG的Datasheet PDF文件第39页浏览型号M52D128168A-7TG的Datasheet PDF文件第40页浏览型号M52D128168A-7TG的Datasheet PDF文件第41页浏览型号M52D128168A-7TG的Datasheet PDF文件第42页浏览型号M52D128168A-7TG的Datasheet PDF文件第44页浏览型号M52D128168A-7TG的Datasheet PDF文件第45页浏览型号M52D128168A-7TG的Datasheet PDF文件第46页浏览型号M52D128168A-7TG的Datasheet PDF文件第47页  
ESMT  
M52D128168A  
Self Refresh Entry & Exit Cycle  
*Note: TO ENTER SELF REFRESH MODE  
1. CS , RAS & CAS with CKE should be low at the same clock cycle.  
2. After 1 clock cycle, all the inputs including the system clock can be don’t care except for CKE.  
3. The device remains in self refresh mode as long as CKE stays “Low”.  
cf.) Once the device enters self refresh mode, minimum tRAS is required before exit from self refresh.  
TO EXIT SELF REFRESH MODE  
4. System clock restart and be stable before returning CKE high.  
5. CS starts from high.  
6. Minimum tRFC is required after CKE going high to complete self refresh exit.  
7. 4K cycles of burst auto refresh is required immediately before self refresh entry and immediately after self refresh  
exit.  
Elite Semiconductor Memory Technology Inc.  
Publication Date: Aug. 2009  
Revision: 1.3 43/48  
 复制成功!