欢迎访问ic37.com |
会员登录 免费注册
发布采购

EDE1108ABSE-4A-E 参数 Datasheet PDF下载

EDE1108ABSE-4A-E图片预览
型号: EDE1108ABSE-4A-E
PDF下载: 下载PDF文件 查看货源
内容描述: 1G位DDR2 SDRAM [1G bits DDR2 SDRAM]
分类和应用: 存储内存集成电路动态存储器双倍数据速率时钟
文件页数/大小: 82 页 / 645 K
品牌: ELPIDA [ ELPIDA MEMORY ]
 浏览型号EDE1108ABSE-4A-E的Datasheet PDF文件第60页浏览型号EDE1108ABSE-4A-E的Datasheet PDF文件第61页浏览型号EDE1108ABSE-4A-E的Datasheet PDF文件第62页浏览型号EDE1108ABSE-4A-E的Datasheet PDF文件第63页浏览型号EDE1108ABSE-4A-E的Datasheet PDF文件第65页浏览型号EDE1108ABSE-4A-E的Datasheet PDF文件第66页浏览型号EDE1108ABSE-4A-E的Datasheet PDF文件第67页浏览型号EDE1108ABSE-4A-E的Datasheet PDF文件第68页  
EDE1104ABSE, EDE1108ABSE, EDE1116ABSE  
Burst Write followed by Precharge  
Minimum Write to Precharge Command spacing to the same bank = WL + BL/2 clocks + tWR  
For write cycles, a delay must be satisfied from the completion of the last burst write cycle until the precharge  
command can be issued. This delay is known as a write recovery time (tWR) referenced from the completion of the  
burst write to the precharge command. No precharge command should be issued prior to the tWR delay, as DDR2  
SDRAM allows the burst interrupt operation only Read by Read or Write by Write at the boundary of burst 4.  
T0  
T1  
T2  
T3  
T4  
T5  
T6  
T7  
T8  
/CK  
CK  
Posted  
WRIT  
NOP  
PRE  
Command  
tWR  
DQS, /DQS  
DQ  
WL = 3  
in0  
in1  
in2  
in3  
Completion of  
the burst write  
Burst Write Followed by Precharge (WL = (RL-1) =3)  
T0  
T1  
T2  
T3  
T4  
T5  
T6  
T7  
T9  
/CK  
CK  
Posted  
WRIT  
NOP  
PRE  
Command  
tWR  
DQS, /DQS  
DQ  
WL = 4  
in0  
in1  
in2  
in3  
Completion of  
the burst write  
Burst Write Followed by Precharge (WL = (RL-1) = 4)  
Data Sheet E0852E50 (Ver. 5.0)  
64  
 复制成功!