欢迎访问ic37.com |
会员登录 免费注册
发布采购

DM9010 参数 Datasheet PDF下载

DM9010图片预览
型号: DM9010
PDF下载: 下载PDF文件 查看货源
内容描述: 10/100 Mbps的单芯片以太网控制器与通用处理器接口 [10/100 Mbps Single Chip Ethernet Controller with General Processor Interface]
分类和应用: 控制器以太网局域网(LAN)标准
文件页数/大小: 62 页 / 511 K
品牌: DAVICOM [ DAVICOM SEMICONDUCTOR, INC. ]
 浏览型号DM9010的Datasheet PDF文件第17页浏览型号DM9010的Datasheet PDF文件第18页浏览型号DM9010的Datasheet PDF文件第19页浏览型号DM9010的Datasheet PDF文件第20页浏览型号DM9010的Datasheet PDF文件第22页浏览型号DM9010的Datasheet PDF文件第23页浏览型号DM9010的Datasheet PDF文件第24页浏览型号DM9010的Datasheet PDF文件第25页  
DM9010  
Single Chip Ethernet Controller with General Processor Interface  
0
FLCE  
HPS0,RW  
Flow Control Enable  
Set to enable the flow control mode (i.e. to disable TX function)  
6.12 EEPROM & PHY Control Register ( 0BH )  
Bit  
7:6  
5
Name  
RESERVED  
REEP  
Default  
0,RO  
Description  
Reserved  
PH0,RW Reload EEPROM. Driver needs to clear it up after the operation completes  
PH0,RW Write EEPROM Enable  
4
WEP  
3
EPOS  
PH0,RW EEPROM or PHY Operation Select  
When reset, select EEPROM; when set, select PHY  
2
1
0
ERPRR  
ERPRW  
ERRE  
PH0,RW EEPROM Read or PHY Register Read Command. Driver needs to clear it up after  
the operation completes.  
PH0,RW EEPROM Write or PHY Register Write Command. Driver needs to clear it up after  
the operation completes.  
PH0,RO EEPROM Access Status or PHY Access Status  
When set, it indicates that the EEPROM or PHY access is in progress  
6.13 EEPROM & PHY Address Register ( 0CH )  
Bit  
Name  
Default  
Description  
7:6  
PHY_ADR PH01,RW PHY Address bit 1 and 0, the PHY address bit [4:2] is force to 0. Force to 01 if  
internal PHY is selected  
5:0  
EROA  
PH0,RW EEPROM Word Address or PHY Register Address  
6.14 EEPROM & PHY Data Register (EE_PHY_L0DH EE_PHY_H0EH)  
Bit  
Name  
Default  
Description  
7:0  
EE_PHY_L  
PH0,RW EEPROM or PHY Low Byte Data  
This data is made to write low byte of word address defined in Reg. CH to  
EEPROM or PHY  
7:0  
EE_PHY_H  
PH0,RW EEPROM or PHY High Byte Data  
This data is made to write high byte of word address defined in Reg. CH to  
EEPROM or PHY  
6.15 Wake Up Control Register ( 0FH )  
Bit  
7:6  
5
Name  
RESERVED  
LINKEN  
Type  
0,RO  
P0,RW  
Description  
Reserved  
When set, it enables Link Status Change Wake up Event  
This bit will not be affected after software reset  
4
3
2
1
SAMPLEEN  
MAGICEN  
LINKST  
P0,RW  
P0,RW  
P0,RO  
P0,RO  
P0,RO  
When set, it enables Sample Frame Wake up Event  
This bit will not be affected after software reset  
When set, it enables Magic Packet Wake up Event  
This bit will not be affected after software reset  
When set, it indicates that Link Change and Link Status Change Event occurred  
This bit will not be affected after software reset  
When set, it indicates that the sample frame is received and Sample Frame Event  
occurred. This bit will not be affected after software reset  
When set, indicates the Magic Packet is received and Magic packet Event  
SAMPLEST  
MAGICST  
0
Preliminary  
21  
Version: DM9010-17--DS-P04  
Jan. 18, 2006  
 复制成功!