欢迎访问ic37.com |
会员登录 免费注册
发布采购

BCM54907 参数 Datasheet PDF下载

BCM54907图片预览
型号: BCM54907
PDF下载: 下载PDF文件 查看货源
内容描述: [WICED™ IEEE 802.11 a/b/g/n/ac SoC with an Embedded Applications Processor]
分类和应用:
文件页数/大小: 95 页 / 1802 K
品牌: CYPRESS [ CYPRESS ]
 浏览型号BCM54907的Datasheet PDF文件第3页浏览型号BCM54907的Datasheet PDF文件第4页浏览型号BCM54907的Datasheet PDF文件第5页浏览型号BCM54907的Datasheet PDF文件第6页浏览型号BCM54907的Datasheet PDF文件第8页浏览型号BCM54907的Datasheet PDF文件第9页浏览型号BCM54907的Datasheet PDF文件第10页浏览型号BCM54907的Datasheet PDF文件第11页  
PRELIMINARY  
CYW54907  
2. Power Supplies and Power Management  
2.1 Power Supply Topology  
One core buck regulator, multiple LDO regulators, and a power management unit (PMU) are integrated into the CYW54907. All  
regulators are programmable via the PMU. These blocks simplify power supply design for application and WLAN functions in  
embedded designs.  
A single VBAT (3.0V to 4.8V DC maximum) and VIO supply (1.8V to 3.3V) can be used, with all additional voltages being provided  
by the regulators in the CYW54907.  
The REG_ON control signal is used to power up the regulators and take the appropriate sections out of reset. The CBUCK, CLDO,  
LNLDO, and other regulators power up when any of the reset signals are deasserted. All regulators are powered down only when  
REG_ON is deasserted. The regulators may be turned off/on based on the dynamic demands of the digital baseband.  
The CYW54907 provides a low power-consumption mode whereby the CBUCK, CLDO, and LNLDO regulators are shut down. When  
in this state, the low-power linear regulator (LPLDO1) supplied by the system VIO supply provides the CYW54907 with all required  
voltages.  
2.2 CYW54907 Power Management Unit Features  
The CYW54907 supports the following Power Management Unit (PMU) features:  
VBAT to 1.35Vout (550 mA maximum) core buck (CBUCK) switching regulator  
VBAT to 3.3Vout (450 mA maximum) LDO3P3  
1.35V to 1.2Vout (150 mA maximum) LNLDO  
1.35V to 1.2Vout (350 mA maximum) CLDO with bypass mode for deep-sleep  
1.35V to 1.2Vout (55 mA maximum) LDO for BBPLL  
Additional internal LDOs (not externally accessible)  
PMU internal timer auto-calibration by the crystal clock for precise wake-up timing from the low power-consumption mode.  
Figure 2 and Figure 3 show the regulators and a typical power topology.  
Document Number: 002-19312 Rev. *C  
Page 7 of 95  
 复制成功!