欢迎访问ic37.com |
会员登录 免费注册
发布采购

CS8900A-IQZ 参数 Datasheet PDF下载

CS8900A-IQZ图片预览
型号: CS8900A-IQZ
PDF下载: 下载PDF文件 查看货源
内容描述: 水晶局域网? ISA以太网控制器 [Crystal LAN ⑩ ISA Ethernet Controller]
分类和应用: 微控制器和处理器串行IO控制器通信控制器外围集成电路PC局域网以太网时钟
文件页数/大小: 138 页 / 2374 K
品牌: CIRRUS [ CIRRUS LOGIC ]
 浏览型号CS8900A-IQZ的Datasheet PDF文件第42页浏览型号CS8900A-IQZ的Datasheet PDF文件第43页浏览型号CS8900A-IQZ的Datasheet PDF文件第44页浏览型号CS8900A-IQZ的Datasheet PDF文件第45页浏览型号CS8900A-IQZ的Datasheet PDF文件第47页浏览型号CS8900A-IQZ的Datasheet PDF文件第48页浏览型号CS8900A-IQZ的Datasheet PDF文件第49页浏览型号CS8900A-IQZ的Datasheet PDF文件第50页  
CS8900A  
Crystal LAN™ Ethernet Controller  
Reset value is: 0000 0000 0000 0000  
4.3.6 DMA Frame Count  
(Read only, Address: PacketPage base + 0028h)  
Address 0029h  
Address 0028h  
Most significant byte of frame count  
(most-significant nibble always 0h)  
Least significant byte of frame count  
The lower 12 bits of the DMA Frame Count register define the number of valid frames transferred via DMA since the  
last readout of this register. The upper 4 bits are reserved. See Section 5.3 on page 90.  
Reset value is: XXXX 0000 0000 0000  
4.3.7 RxDMA Byte Count  
(Read only, Address: PacketPage base + 002Ah)  
Address 002Bh  
Address 002Ah  
Most significant byte of byte count  
Least significant byte of byte count  
The RxDMA Byte Count register describes the valid number of bytes DMAed since the last readout. See Section 5.3  
on page 90.  
Reset value is: 0000 0000 0000 0000  
4.3.8 Memory Base Address  
(Read/Write, Address: PacketPage base + 002Ch)  
Address 002Fh  
Reserved  
Address 002Eh  
Address 002Dh  
Address 002Ch  
The most significant nibble of  
memory base address. The  
high-order nibble is reserved.  
Contains portion of memory  
base address.  
The least significant byte of  
the memory base address.  
Memory Base Address: The lower three bytes (002Ch, 002Dh, and 002Eh) are used for the 20-bit memory base  
address. The upper three nibbles are reserved.  
After reset, if no EEPROM is found by the CS8900A, then the register has the following initial state. If an EEPROM  
is found, then the register's initial value may be set by the EEPROM. See Section 3.3 on page 19.  
Reset value is: XXXX XXXX XXXX 0000 0000 0000 0000 0000  
4.3.9 Boot PROM Base Address  
(Read/Write, Address: PacketPage base + 0030h)  
Address 0033h  
Address 0032h  
Address 0031h  
Address 0030h  
The most significant nibble of  
Boot PROM base address. Contains portion of Boot PROM  
The least significant byte of  
the Boot PROM base  
address.  
Reserved  
The high-order nibble is  
reserved.  
base address.  
CIRRUS LOGIC PRODUCT DATASHEET  
46  
DS271F4  
 复制成功!