欢迎访问ic37.com |
会员登录 免费注册
发布采购

CS5460A-BS 参数 Datasheet PDF下载

CS5460A-BS图片预览
型号: CS5460A-BS
PDF下载: 下载PDF文件 查看货源
内容描述: 单相双向功率/电能IC [Single Phase Bi-Directional Power/Energy IC]
分类和应用:
文件页数/大小: 54 页 / 879 K
品牌: CIRRUS [ CIRRUS LOGIC ]
 浏览型号CS5460A-BS的Datasheet PDF文件第44页浏览型号CS5460A-BS的Datasheet PDF文件第45页浏览型号CS5460A-BS的Datasheet PDF文件第46页浏览型号CS5460A-BS的Datasheet PDF文件第47页浏览型号CS5460A-BS的Datasheet PDF文件第49页浏览型号CS5460A-BS的Datasheet PDF文件第50页浏览型号CS5460A-BS的Datasheet PDF文件第51页浏览型号CS5460A-BS的Datasheet PDF文件第52页  
CS5460A  
5.9 Power Offset Register  
Address: 14  
MSB  
LSB  
0
-1  
-2  
-3  
-4  
-5  
-6  
-7  
-17  
-18  
-19  
-20  
-21  
-22  
-23  
.....  
-(2 )  
2
2
2
2
2
2
2
2
2
2
2
2
2
2
Default** = 0.000  
This offset value is added to each power value that is computed for each voltage/current sample pair before  
being accumulated in the Energy Register. The numeric format of this register is two’s complement notation.  
This register can be used to offset contributions to the energy result that are caused by undesirable sources of  
energy that are inherent in the system.  
5.10 Current Channel AC Offset Register and Voltage Channel AC Offset Register  
Address: 16 (Current Channel AC Offset Register)  
17 (Voltage Channel AC Offset Register)  
MSB  
LSB  
-13  
-14  
-15  
-16  
-17  
-18  
-19  
-20  
-30  
-31  
-32  
-33  
-34  
-35  
-36  
.....  
2
2
2
2
2
2
2
2
2
2
2
2
2
2
2
Default** = 0.000  
The AC offset registers are initialized to zero on reset, allowing the device to function and perform measure-  
ments. First, the ground-level input should be applied to the inputs. Then the AC Offset Calibration Command  
is should be sent to the CS5460A. After ~(6N + 30) A/D conversion cycles (where N is the value of the Cy-  
cle-Count Register), the gain register(s) is loaded with the square of the system AC offset value. DRDY will be  
asserted at the end of the calibration. The register may be read and stored so the register may be restored with  
the desired system offset compensation. Note that this register value represents the square of the AC cur-  
rent/voltage offset.  
5.11 Status Register and Mask Register  
Address: 15 (Status Register)  
26 (Mask Register)  
23  
22  
21  
20  
19  
18  
17  
16  
DRDY  
EOUT  
EDIR  
CRDY  
MATH  
Res  
IOR  
VOR  
15  
14  
13  
12  
11  
10  
9
8
PWOR  
IROR  
VROR  
EOR  
EOOR  
Res  
ID3  
ID2  
7
6
5
4
3
2
1
0
ID1  
ID0  
WDT  
VOD  
IOD  
LSD  
0
IC  
Default** = Binary: 00000000000000xxxx000001 (Status Register) {x = state depends on device revision}  
Binary: 000000000000000000000000 (Mask Register)  
The Status Register indicates the condition of the chip. In normal operation writing a '1' to a bit will cause the bit  
to go to the '0' state. Writing a '0' to a bit will maintain the status bit in its current state. With this feature the user  
can write logic ‘1’ values back to the Status Register to selectively clear only those bits that have been re-  
solved/registered by the system MCU, without concern of clearing any newly set bits. Even if a status bit is  
masked to prevent the interrupt, the corresponding status bit will still be set in the Status Register so the user  
can poll the status.  
The Mask Register is used to control the activation of the INT pin. Placing a logic '1' in the Mask Register will  
48  
 复制成功!