欢迎访问ic37.com |
会员登录 免费注册
发布采购

CS5460A-BS 参数 Datasheet PDF下载

CS5460A-BS图片预览
型号: CS5460A-BS
PDF下载: 下载PDF文件 查看货源
内容描述: 单相双向功率/电能IC [Single Phase Bi-Directional Power/Energy IC]
分类和应用:
文件页数/大小: 54 页 / 879 K
品牌: CIRRUS [ CIRRUS LOGIC ]
 浏览型号CS5460A-BS的Datasheet PDF文件第42页浏览型号CS5460A-BS的Datasheet PDF文件第43页浏览型号CS5460A-BS的Datasheet PDF文件第44页浏览型号CS5460A-BS的Datasheet PDF文件第45页浏览型号CS5460A-BS的Datasheet PDF文件第47页浏览型号CS5460A-BS的Datasheet PDF文件第48页浏览型号CS5460A-BS的Datasheet PDF文件第49页浏览型号CS5460A-BS的Datasheet PDF文件第50页  
CS5460A  
5.2 Current Channel DC Offset Register and Voltage Channel DC Offset Register  
Address: 1 (Current Channel DC Offset Register)  
3 (Voltage Channel DC Offset Register)  
MSB  
LSB  
0
-1  
-2  
-3  
-4  
-5  
-6  
-7  
-17  
-18  
-19  
-20  
-21  
-22  
-23  
.....  
-(2 )  
2
2
2
2
2
2
2
2
2
2
2
2
2
2
Default** = 0.000  
The DC offset registers are initialized to zero on reset, allowing the device to function and perform measure-  
ments. The register is loaded after one computation cycle with the current or voltage offset when the proper input  
is applied and the DC Calibration Command is received. DRDY will be asserted at the end of the calibration.  
The register may be read and stored so the register may be restored with the desired system offset compensa-  
tion. The value is in the range full scale. The numeric format of this register is two’s complement notation.  
5.3 Current Channel Gain Register and Voltage Channel Gain Register  
Address: 2 (Current Channel Gain Register)  
4 (Voltage Channel Gain Register)  
MSB  
LSB  
1
0
-1  
-2  
-3  
-4  
-5  
-6  
-16  
-17  
-18  
-19  
-20  
-21  
-22  
.....  
2
2
2
2
2
2
2
2
2
2
2
2
2
2
2
Default** = 1.000  
The gain registers are initialized to 1.0 on reset, allowing the device to function and perform measurements. The  
gain registers hold the result of either the AC or DC gain calibrations, whichever was most recently performed.  
If DC calibration is performed, the register is loaded after one computation cycle with the system gain when the  
proper DC input is applied and the Calibration Command is received. If AC calibration is performed, then after  
~(6N + 30) A/D conversion cycles (where N is the value of the Cycle-Count Register) the register(s) is loaded  
with the system gain when the proper AC input is applied and the Calibration Command is received. DRDY will  
be asserted at the end of the calibration. The register may be read and stored so the register may be restored  
with the desired system offset compensation. The value is in the range 0.0 Gain < 4.0.  
5.4 Cycle Count Register  
Address: 5  
MSB  
LSB  
23  
22  
21  
20  
19  
18  
17  
16  
6
5
4
3
2
1
0
.....  
2
2
2
2
2
2
2
2
2
2
2
2
2
2
2
Default** = 4000  
The Cycle Count Register value (denoted as ‘N’) specifies the number of A/D conversion cycles per computation  
cycle. For each computation cycle, the updated results in the RMS and Energy Registers are computed using  
the most recent set of N continuous instantaneous voltage/current samples. When the device is commanded to  
operate in ’continuous computation cycles’ data acquisition mode, the computation cycle frequency is  
(MCLK / K) / (1024 N) where MCLK is master clock input frequency (into XIN / XOUT pins), K is the clock di-  
vider value (as specified in the Configuration Register), and N is Cycle Count Register value.  
46  
 复制成功!