欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA48V-10AUR 参数 Datasheet PDF下载

ATMEGA48V-10AUR图片预览
型号: ATMEGA48V-10AUR
PDF下载: 下载PDF文件 查看货源
内容描述: [RISC Microcontroller, 8-Bit, FLASH, AVR RISC CPU, 10MHz, CMOS, PQFP32, 7 X 7 MM, 1 MM HEIGHT, 0.80 MM PITCH, GREEN, PLASTIC, MS-026ABA, TQFP-32]
分类和应用: 闪存微控制器
文件页数/大小: 376 页 / 4764 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA48V-10AUR的Datasheet PDF文件第281页浏览型号ATMEGA48V-10AUR的Datasheet PDF文件第282页浏览型号ATMEGA48V-10AUR的Datasheet PDF文件第283页浏览型号ATMEGA48V-10AUR的Datasheet PDF文件第284页浏览型号ATMEGA48V-10AUR的Datasheet PDF文件第286页浏览型号ATMEGA48V-10AUR的Datasheet PDF文件第287页浏览型号ATMEGA48V-10AUR的Datasheet PDF文件第288页浏览型号ATMEGA48V-10AUR的Datasheet PDF文件第289页  
ATmega48/88/168  
• Bit 5 – Res: Reserved Bit  
This bit is a reserved bit in the ATmega48/88/168 and always read as zero.  
• Bit 4 – RWWSRE: Read-While-Write Section Read Enable  
When programming (Page Erase or Page Write) to the RWW section, the RWW section is  
blocked for reading (the RWWSB will be set by hardware). To re-enable the RWW section, the  
user software must wait until the programming is completed (SELFPRGEN will be cleared).  
Then, if the RWWSRE bit is written to one at the same time as SELFPRGEN, the next SPM  
instruction within four clock cycles re-enables the RWW section. The RWW section cannot be  
re-enabled while the Flash is busy with a Page Erase or a Page Write (SELFPRGEN is set). If  
the RWWSRE bit is written while the Flash is being loaded, the Flash load operation will abort  
and the data loaded will be lost.  
• Bit 3 – BLBSET: Boot Lock Bit Set  
If this bit is written to one at the same time as SELFPRGEN, the next SPM instruction within four  
clock cycles sets Boot Lock bits and Memory Lock bits, according to the data in R0. The data in  
R1 and the address in the Z-pointer are ignored. The BLBSET bit will automatically be cleared  
upon completion of the Lock bit set, or if no SPM instruction is executed within four clock cycles.  
An LPM instruction within three cycles after BLBSET and SELFPRGEN are set in the SPMCSR  
Register, will read either the Lock bits or the Fuse bits (depending on Z0 in the Z-pointer) into the  
destination register. See “Reading the Fuse and Lock Bits from Software” on page 278 for  
details.  
• Bit 2 – PGWRT: Page Write  
If this bit is written to one at the same time as SELFPRGEN, the next SPM instruction within four  
clock cycles executes Page Write, with the data stored in the temporary buffer. The page  
address is taken from the high part of the Z-pointer. The data in R1 and R0 are ignored. The  
PGWRT bit will auto-clear upon completion of a Page Write, or if no SPM instruction is executed  
within four clock cycles. The CPU is halted during the entire Page Write operation if the NRWW  
section is addressed.  
• Bit 1 – PGERS: Page Erase  
If this bit is written to one at the same time as SELFPRGEN, the next SPM instruction within four  
clock cycles executes Page Erase. The page address is taken from the high part of the Z-  
pointer. The data in R1 and R0 are ignored. The PGERS bit will auto-clear upon completion of a  
Page Erase, or if no SPM instruction is executed within four clock cycles. The CPU is halted dur-  
ing the entire Page Write operation if the NRWW section is addressed.  
• Bit 0 – SELFPRGEN: Self Programming Enable  
This bit enables the SPM instruction for the next four clock cycles. If written to one together with  
either RWWSRE, BLBSET, PGWRT or PGERS, the following SPM instruction will have a spe-  
cial meaning, see description above. If only SELFPRGEN is written, the following SPM  
instruction will store the value in R1:R0 in the temporary page buffer addressed by the Z-pointer.  
The LSB of the Z-pointer is ignored. The SELFPRGEN bit will auto-clear upon completion of an  
SPM instruction, or if no SPM instruction is executed within four clock cycles. During Page Erase  
and Page Write, the SELFPRGEN bit remains high until the operation is completed.  
Writing any other combination than “10001”, “01001”, “00101”, “00011” or “00001” in the lower  
five bits will have no effect.  
285  
2545M–AVR–09/07  
 复制成功!