欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA48V-10MI 参数 Datasheet PDF下载

ATMEGA48V-10MI图片预览
型号: ATMEGA48V-10MI
PDF下载: 下载PDF文件 查看货源
内容描述: 8位微控制器具有8K字节的系统内可编程闪存 [8-bit Microcontroller with 8K Bytes In-System Programmable Flash]
分类和应用: 闪存微控制器
文件页数/大小: 349 页 / 2752 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA48V-10MI的Datasheet PDF文件第119页浏览型号ATMEGA48V-10MI的Datasheet PDF文件第120页浏览型号ATMEGA48V-10MI的Datasheet PDF文件第121页浏览型号ATMEGA48V-10MI的Datasheet PDF文件第122页浏览型号ATMEGA48V-10MI的Datasheet PDF文件第124页浏览型号ATMEGA48V-10MI的Datasheet PDF文件第125页浏览型号ATMEGA48V-10MI的Datasheet PDF文件第126页浏览型号ATMEGA48V-10MI的Datasheet PDF文件第127页  
ATmega48/88/168  
The N variable represents the prescaler divider (1, 8, 64, 256, or 1024).  
The extreme values for the OCR1x Register represents special cases when generating  
a PWM waveform output in the phase correct PWM mode. If the OCR1x is set equal to  
BOTTOM the output will be continuously low and if set equal to TOP the output will be  
set to high for non-inverted PWM mode. For inverted PWM the output will have the  
opposite logic values. If OCR1A is used to define the TOP value (WGM13:0 = 9) and  
COM1A1:0 = 1, the OC1A output will toggle with a 50ꢀ duty cycle.  
Timer/Counter Timing  
Diagrams  
The Timer/Counter is a synchronous design and the timer clock (clkT1) is therefore  
shown as a clock enable signal in the following figures. The figures include information  
on when Interrupt Flags are set, and when the OCR1x Register is updated with the  
OCR1x buffer value (only for modes utilizing double buffering). Figure 50 shows a timing  
diagram for the setting of OCF1x.  
Figure 50. Timer/Counter Timing Diagram, Setting of OCF1x, no Prescaling  
clkI/O  
clkTn  
(clkI/O/1)  
TCNTn  
OCRnx  
OCFnx  
OCRnx - 1  
OCRnx  
OCRnx + 1  
OCRnx + 2  
OCRnx Value  
Figure 51 shows the same timing data, but with the prescaler enabled.  
Figure 51. Timer/Counter Timing Diagram, Setting of OCF1x, with Prescaler (fclk_I/O/8)  
clkI/O  
clkTn  
(clkI/O/8)  
TCNTn  
OCRnx  
OCFnx  
OCRnx - 1  
OCRnx  
OCRnx + 1  
OCRnx + 2  
OCRnx Value  
Figure 52 shows the count sequence close to TOP in various modes. When using phase  
and frequency correct PWM mode the OCR1x Register is updated at BOTTOM. The  
timing diagrams will be the same, but TOP should be replaced by BOTTOM, TOP-1 by  
123  
2545D–AVR–07/04  
 复制成功!