欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA2560 参数 Datasheet PDF下载

ATMEGA2560图片预览
型号: ATMEGA2560
PDF下载: 下载PDF文件 查看货源
内容描述: 8位微控制器与256K字节的系统内可编程闪存 [8- BIT Microcontroller with 256K Bytes In-System Programmable Flash]
分类和应用: 闪存微控制器
文件页数/大小: 407 页 / 2985 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA2560的Datasheet PDF文件第187页浏览型号ATMEGA2560的Datasheet PDF文件第188页浏览型号ATMEGA2560的Datasheet PDF文件第189页浏览型号ATMEGA2560的Datasheet PDF文件第190页浏览型号ATMEGA2560的Datasheet PDF文件第192页浏览型号ATMEGA2560的Datasheet PDF文件第193页浏览型号ATMEGA2560的Datasheet PDF文件第194页浏览型号ATMEGA2560的Datasheet PDF文件第195页  
ATmega640/1280/1281/2560/2561  
When the asynchronous operation is selected, the 32.768 kHz Oscillator for  
Timer/Counter2 is always running, except in Power-down and Standby modes. After  
a Power-up Reset or wake-up from Power-down or Standby mode, the user should  
be aware of the fact that this Oscillator might take as long as one second to stabilize.  
The user is advised to wait for at least one second before using Timer/Counter2  
after power-up or wake-up from Power-down or Standby mode. The contents of all  
Timer/Counter2 Registers must be considered lost after a wake-up from Power-  
down or Standby mode due to unstable clock signal upon start-up, no matter  
whether the Oscillator is in use or a clock signal is applied to the TOSC1 pin.  
Description of wake up from Power-save or ADC Noise Reduction mode when the  
timer is clocked asynchronously: When the interrupt condition is met, the wake up  
process is started on the following cycle of the timer clock, that is, the timer is  
always advanced by at least one before the processor can read the counter value.  
After wake-up, the MCU is halted for four cycles, it executes the interrupt routine,  
and resumes execution from the instruction following SLEEP.  
Reading of the TCNT2 Register shortly after wake-up from Power-save may give an  
incorrect result. Since TCNT2 is clocked on the asynchronous TOSC clock, reading  
TCNT2 must be done through a register synchronized to the internal I/O clock  
domain. Synchronization takes place for every rising TOSC1 edge. When waking up  
from Power-save mode, and the I/O clock (clkI/O) again becomes active, TCNT2 will  
read as the previous value (before entering sleep) until the next rising TOSC1 edge.  
The phase of the TOSC clock after waking up from Power-save mode is essentially  
unpredictable, as it depends on the wake-up time. The recommended procedure for  
reading TCNT2 is thus as follows:  
1. Write any value to either of the registers OCR2x or TCCR2x.  
2. Wait for the corresponding Update Busy Flag to be cleared.  
3. Read TCNT2.  
During asynchronous operation, the synchronization of the Interrupt Flags for the  
asynchronous timer takes 3 processor cycles plus one timer cycle. The timer is  
therefore advanced by at least one before the processor can read the timer value  
causing the setting of the Interrupt Flag. The Output Compare pin is changed on the  
timer clock and is not synchronized to the processor clock.  
Timer/Counter2 Interrupt  
Mask Register – TIMSK2  
Bit  
7
6
5
4
3
2
OCIE2B  
R/W  
0
1
OCIE2A  
R/W  
0
0
TOIE2  
R/W  
0
TIMSK2  
Read/Write  
Initial Value  
R
0
R
0
R
0
R
0
R
0
• Bit 2 – OCIE2B: Timer/Counter2 Output Compare Match B Interrupt Enable  
When the OCIE2B bit is written to one and the I-bit in the Status Register is set (one),  
the Timer/Counter2 Compare Match B interrupt is enabled. The corresponding interrupt  
is executed if a compare match in Timer/Counter2 occurs, i.e., when the OCF2B bit is  
set in the Timer/Counter 2 Interrupt Flag Register – TIFR2.  
• Bit 1 – OCIE2A: Timer/Counter2 Output Compare Match A Interrupt Enable  
When the OCIE2A bit is written to one and the I-bit in the Status Register is set (one),  
the Timer/Counter2 Compare Match A interrupt is enabled. The corresponding interrupt  
is executed if a compare match in Timer/Counter2 occurs, i.e., when the OCF2A bit is  
set in the Timer/Counter 2 Interrupt Flag Register – TIFR2.  
191  
2549A–AVR–03/05  
 复制成功!