欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA16U2-MUR 参数 Datasheet PDF下载

ATMEGA16U2-MUR图片预览
型号: ATMEGA16U2-MUR
PDF下载: 下载PDF文件 查看货源
内容描述: 8位微控制器具有ISP功能的Flash 8/16 / 32K Butes [8-bit Microcontroller with 8/16/32K Butes of ISP Flash]
分类和应用: 微控制器异步传输模式PCATM
文件页数/大小: 310 页 / 4432 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第64页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第65页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第66页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第67页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第69页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第70页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第71页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第72页  
ATmega8U2/16U2/32U2  
Note that enabling the alternate function of some of the port pins does not affect the use of the  
other pins in the port as general digital I/O.  
12.2 Ports as General Digital I/O  
The ports are bi-directional I/O ports with optional internal pull-ups. Figure 12-2 shows a func-  
tional description of one I/O-port pin, here generically called Pxn.  
Figure 12-2. General Digital I/O(1)  
PUD  
Q
D
DDxn  
Q CLR  
WDx  
RDx  
RESET  
1
0
Q
D
Pxn  
PORTxn  
Q CLR  
RESET  
WPx  
WRx  
SLEEP  
RRx  
SYNCHRONIZER  
RPx  
D
Q
D
L
Q
Q
PINxn  
Q
clk I/O  
WDx:  
RDx:  
WRx:  
RRx:  
RPx:  
WPx:  
WRITE DDRx  
READ DDRx  
WRITE PORTx  
PUD:  
SLEEP:  
clkI/O  
PULLUP DISABLE  
SLEEP CONTROL  
I/O CLOCK  
:
READ PORTx REGISTER  
READ PORTx PIN  
WRITE PINx REGISTER  
Note:  
1. WRx, WPx, WDx, RRx, RPx, and RDx are common to all pins within the same port. clkI/O  
,
SLEEP, and PUD are common to all ports.  
12.2.1  
Configuring the Pin  
Each port pin consists of three register bits: DDxn, PORTxn, and PINxn. As shown in “Register  
Description for I/O-Ports” on page 82, the DDxn bits are accessed at the DDRx I/O address, the  
PORTxn bits at the PORTx I/O address, and the PINxn bits at the PINx I/O address.  
The DDxn bit in the DDRx Register selects the direction of this pin. If DDxn is written logic one,  
Pxn is configured as an output pin. If DDxn is written logic zero, Pxn is configured as an input  
pin.  
If PORTxn is written logic one when the pin is configured as an input pin, the pull-up resistor is  
activated. To switch the pull-up resistor off, PORTxn has to be written logic zero or the pin has to  
be configured as an output pin. The port pins are tri-stated when reset condition becomes active,  
even if no clocks are running.  
68  
7799D–AVR–11/10  
 复制成功!