欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA16U2-MUR 参数 Datasheet PDF下载

ATMEGA16U2-MUR图片预览
型号: ATMEGA16U2-MUR
PDF下载: 下载PDF文件 查看货源
内容描述: 8位微控制器具有ISP功能的Flash 8/16 / 32K Butes [8-bit Microcontroller with 8/16/32K Butes of ISP Flash]
分类和应用: 微控制器异步传输模式PCATM
文件页数/大小: 310 页 / 4432 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第18页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第19页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第20页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第21页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第23页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第24页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第25页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第26页  
ATmega8U2/16U2/32U2  
1. Wait until EEPE becomes zero.  
2. Wait until SELFPRGEN in SPMCSR becomes zero.  
3. Write new EEPROM address to EEAR (optional).  
4. Write new EEPROM data to EEDR (optional).  
5. Write a logical one to the EEMPE bit while writing a zero to EEPE in EECR.  
6. Within four clock cycles after setting EEMPE, write a logical one to EEPE.  
The EEPROM can not be programmed during a CPU write to the Flash memory. The software  
must check that the Flash programming is completed before initiating a new EEPROM write.  
Step 2 is only relevant if the software contains a Boot Loader allowing the CPU to program the  
Flash. If the Flash is never being updated by the CPU, step 2 can be omitted. See “Memory Pro-  
gramming” on page 246 for details about Boot programming.  
Caution: An interrupt between step 5 and step 6 will make the write cycle fail, since the  
EEPROM Master Write Enable will time-out. If an interrupt routine accessing the EEPROM is  
interrupting another EEPROM access, the EEAR or EEDR Register will be modified, causing the  
interrupted EEPROM access to fail. It is recommended to have the Global Interrupt Flag cleared  
during all the steps to avoid these problems.  
When the write access time has elapsed, the EEPE bit is cleared by hardware. The user soft-  
ware can poll this bit and wait for a zero before writing the next byte. When EEPE has been set,  
the CPU is halted for two cycles before the next instruction is executed.  
• Bit 0 – EERE: EEPROM Read Enable  
The EEPROM Read Enable Signal EERE is the read strobe to the EEPROM. When the correct  
address is set up in the EEAR Register, the EERE bit must be written to a logic one to trigger the  
EEPROM read. The EEPROM read access takes one instruction, and the requested data is  
available immediately. When the EEPROM is read, the CPU is halted for four cycles before the  
next instruction is executed.  
The user should poll the EEPE bit before starting the read operation. If a write operation is in  
progress, it is neither possible to read the EEPROM, nor to change the EEAR Register.  
The calibrated Oscillator is used to time the EEPROM accesses. Table 7-2 lists the typical pro-  
gramming time for EEPROM access from the CPU.  
Table 7-2.  
Symbol  
EEPROM Programming Time  
Number of Calibrated RC Oscillator Cycles  
Typ Programming Time  
EEPROM write  
(from CPU)  
26,368  
3.3 ms  
The following code examples show one assembly and one C function for writing to the  
EEPROM. The examples assume that interrupts are controlled (e.g. by disabling interrupts glob-  
ally) so that no interrupts will occur during execution of these functions. The examples also  
assume that no Flash Boot Loader is present in the software. If such code is present, the  
EEPROM write function must also wait for any ongoing SPM command to finish.  
22  
7799D–AVR–11/10  
 复制成功!