欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA16U2-MUR 参数 Datasheet PDF下载

ATMEGA16U2-MUR图片预览
型号: ATMEGA16U2-MUR
PDF下载: 下载PDF文件 查看货源
内容描述: 8位微控制器具有ISP功能的Flash 8/16 / 32K Butes [8-bit Microcontroller with 8/16/32K Butes of ISP Flash]
分类和应用: 微控制器异步传输模式PCATM
文件页数/大小: 310 页 / 4432 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第207页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第208页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第209页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第210页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第212页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第213页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第214页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第215页  
ATmega8U2/16U2/32U2  
• Bit 4 – WAKEUPI: Wake-up CPU Interrupt Flag  
This flag is set by hardware when the USB controller detects a non-idle signal from the USB  
lines. This WAKEUPI flag can generate a “USB general interrupt” if WAKEUPE bit is set. Writing  
this bit to zero acknowledges the interrupt source. Writing this bit to one has no effect.Shall be  
cleared by software. Setting by software has no effect.  
See “Suspend, Wake-up and Resume” on page 200 for more details.  
• Bit 3 – EORSTI: End Of Reset Interrupt Flag  
This flag is set by hardware when the USB controller detects an “End Of Reset” event on the  
USB lines. has been detected by the USB controller. This EORSTI flag can generate a “USB  
general interrupt” if EORSTE bit is set. Writing this bit to zero acknowledges the interrupt source  
(USB clocks must be enabled before). Writing this bit to one has no effect.  
Shall be cleared by software. Setting by software has no effect.  
• Bit 2 – SOFI: Start Of Frame Interrupt Flag  
This flag is set by hardware when the USB controller detects a Start Of Frame PID (SOF) on the  
USB lines. This SOFI flag can generate a “USB general interrupt” if SOFE bit is set. Writing this  
bit to zero acknowledges the interrupt source (USB clocks must be enabled before). Writing this  
bit to one has no effect.  
• Bit 1 – Res: Reserved  
This bit is reserved and will always read as zero.  
• Bit 0 – SUSPI: Suspend Interrupt Flag  
This flag is set by hardware when the USB controller detects a suspend state on the bus (idle  
state for more than 3ms). This SUSPI flag can generate a USB general interrupt if SUSPE bit is  
set. Writing this bit to zero acknowledges the interrupt source (USB clocks must be enabled  
before). Writing this bit to one has no effect.  
See “Suspend, Wake-up and Resume” on page 200 for more details.  
The interrupt flag bits are set even if their corresponding ‘Enable’ bits is not set.  
21.18.3 UDIEN – USB Device Interrupt Enable Register  
Bit  
(0xE2)  
7
6
5
4
3
EORSTE  
R/W  
2
SOFE  
R/W  
0
1
-
0
SUSPE  
R/W  
0
-
UPRSME  
EORSME WAKEUPE  
UDIEN  
Read/Write  
Initial Value  
R
0
R/W  
0
R/W  
0
R/W  
0
R
0
0
• Bit 7 – Res: Reserved  
This bit is reserved and will always read as zero.  
• Bit 6 – UPRSME: Upstream Resume Interrupt Enable Bit  
Writing this bit to one enables interrupt on UPRSMI flag. An Upstream resume interrupt will be  
generated only if the UPRSME bit is set to one, the Global Interrupt Flag in SREG is written to  
one and the UPRSMI bit is set.  
211  
7799D–AVR–11/10  
 复制成功!