欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA16U2-MUR 参数 Datasheet PDF下载

ATMEGA16U2-MUR图片预览
型号: ATMEGA16U2-MUR
PDF下载: 下载PDF文件 查看货源
内容描述: 8位微控制器具有ISP功能的Flash 8/16 / 32K Butes [8-bit Microcontroller with 8/16/32K Butes of ISP Flash]
分类和应用: 微控制器异步传输模式PCATM
文件页数/大小: 310 页 / 4432 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第98页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第99页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第100页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第101页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第103页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第104页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第105页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第106页  
ATmega8U2/16U2/32U2  
15.9 Register Description  
15.9.1  
TCCR0A – Timer/Counter Control Register A  
Bit  
7
COM0A1  
R/W  
6
COM0A0  
R/W  
5
COM0B1  
R/W  
4
COM0B0  
R/W  
3
2
1
WGM01  
R/W  
0
0
WGM00  
R/W  
0
0x24 (0x44)  
Read/Write  
Initial Value  
TCCR0A  
R
0
R
0
0
0
0
0
• Bits 7:6 – COM0A[1:0]: Compare Match Output A Mode  
These bits control the Output Compare pin (OC0A) behavior. If one or both of the COM0A1:0  
bits are set, the OC0A output overrides the normal port functionality of the I/O pin it is connected  
to. However, note that the Data Direction Register (DDR) bit corresponding to the OC0A pin  
must be set in order to enable the output driver.  
When OC0A is connected to the pin, the function of the COM0A[1:0] bits depends on the  
WGM0[2:0] bit setting. Table 15-2 shows the COM0A[1:0] bit functionality when the WGM0[2:0]  
bits are set to a normal or CTC mode (non-PWM).  
Table 15-2. Compare Output Mode, non-PWM Mode  
COM0A1  
COM0A0  
Description  
0
0
1
1
0
1
0
1
Normal port operation, OC0A disconnected.  
Toggle OC0A on Compare Match  
Clear OC0A on Compare Match  
Set OC0A on Compare Match  
Table 15-3 shows the COM0A[1:0] bit functionality when the WGM0[1:0] bits are set to fast  
PWM mode.  
Table 15-3. Compare Output Mode, Fast PWM Mode(1)  
COM0A1  
COM0A0  
Description  
0
0
Normal port operation, OC0A disconnected.  
WGM02 = 0: Normal Port Operation, OC0A Disconnected.  
WGM02 = 1: Toggle OC0A on Compare Match.  
0
1
1
1
0
1
Clear OC0A on Compare Match, set OC0A at TOP  
Set OC0A on Compare Match, clear OC0A at TOP  
Note:  
1. A special case occurs when OCR0A equals TOP and COM0A1 is set. In this case, the Com-  
pare Match is ignored, but the set or clear is done at TOP. See “Fast PWM Mode” on page 97  
for more details.  
102  
7799D–AVR–11/10  
 复制成功!