欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA16U2-MUR 参数 Datasheet PDF下载

ATMEGA16U2-MUR图片预览
型号: ATMEGA16U2-MUR
PDF下载: 下载PDF文件 查看货源
内容描述: 8位微控制器具有ISP功能的Flash 8/16 / 32K Butes [8-bit Microcontroller with 8/16/32K Butes of ISP Flash]
分类和应用: 微控制器异步传输模式PCATM
文件页数/大小: 310 页 / 4432 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第95页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第96页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第97页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第98页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第100页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第101页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第102页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第103页  
ATmega8U2/16U2/32U2  
feature is similar to the OC0A toggle in CTC mode, except the double buffer feature of the Out-  
put Compare unit is enabled in the fast PWM mode.  
15.7.4  
Phase Correct PWM Mode  
The phase correct PWM mode (WGM0[2:0] = 1 or 5) provides a high resolution phase correct  
PWM waveform generation option. The phase correct PWM mode is based on a dual-slope  
operation. The counter counts repeatedly from BOTTOM to TOP and then from TOP to BOT-  
TOM. TOP is defined as 0xFF when WGM0[2:0] = 1, and OCR0A when WGM0[2:0] = 5. In non-  
inverting Compare Output mode, the Output Compare (OC0x) is cleared on the Compare Match  
between TCNT0 and OCR0x while upcounting, and set on the Compare Match while down-  
counting. In inverting Output Compare mode, the operation is inverted. The dual-slope operation  
has lower maximum operation frequency than single slope operation. However, due to the sym-  
metric feature of the dual-slope PWM modes, these modes are preferred for motor control  
applications.  
In phase correct PWM mode the counter is incremented until the counter value matches TOP.  
When the counter reaches TOP, it changes the count direction. The TCNT0 value will be equal  
to TOP for one timer clock cycle. The timing diagram for the phase correct PWM mode is shown  
on Figure 15-7. The TCNT0 value is in the timing diagram shown as a histogram for illustrating  
the dual-slope operation. The diagram includes non-inverted and inverted PWM outputs. The  
small horizontal line marks on the TCNT0 slopes represent Compare Matches between OCR0x  
and TCNT0.  
Figure 15-7. Phase Correct PWM Mode, Timing Diagram  
OCnx Interrupt Flag Set  
OCRnx Update  
TOVn Interrupt Flag Set  
TCNTn  
(COMnx1:0 = 2)  
OCnx  
(COMnx1:0 = 3)  
OCnx  
1
2
3
Period  
The Timer/Counter Overflow Flag (TOV0) is set each time the counter reaches BOTTOM. The  
Interrupt Flag can be used to generate an interrupt each time the counter reaches the BOTTOM  
value.  
In phase correct PWM mode, the compare unit allows generation of PWM waveforms on the  
OC0x pins. Setting the COM0x1:0 bits to two will produce a non-inverted PWM. An inverted  
PWM output can be generated by setting the COM0x[1:0] to three: Setting the COM0A0 bit to  
99  
7799D–AVR–11/10  
 复制成功!