欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA16U2-MUR 参数 Datasheet PDF下载

ATMEGA16U2-MUR图片预览
型号: ATMEGA16U2-MUR
PDF下载: 下载PDF文件 查看货源
内容描述: 8位微控制器具有ISP功能的Flash 8/16 / 32K Butes [8-bit Microcontroller with 8/16/32K Butes of ISP Flash]
分类和应用: 微控制器异步传输模式PCATM
文件页数/大小: 310 页 / 4432 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第101页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第102页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第103页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第104页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第106页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第107页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第108页浏览型号ATMEGA16U2-MUR的Datasheet PDF文件第109页  
ATmega8U2/16U2/32U2  
15.9.2  
TCCR0B – Timer/Counter Control Register B  
Bit  
7
FOC0A  
W
6
FOC0B  
W
5
4
3
WGM02  
R/W  
0
2
CS02  
R/W  
0
1
CS01  
R/W  
0
0
CS00  
R/W  
0
0x25 (0x45)  
Read/Write  
Initial Value  
TCCR0B  
R
0
R
0
0
0
• Bit 7 – FOC0A: Force Output Compare A  
The FOC0A bit is only active when the WGM bits specify a non-PWM mode.  
However, for ensuring compatibility with future devices, this bit must be set to zero when  
TCCR0B is written when operating in PWM mode. When writing a logical one to the FOC0A bit,  
an immediate Compare Match is forced on the Waveform Generation unit. The OC0A output is  
changed according to its COM0A1:0 bits setting. Note that the FOC0A bit is implemented as a  
strobe. Therefore it is the value present in the COM0A1:0 bits that determines the effect of the  
forced compare.  
A FOC0A strobe will not generate any interrupt, nor will it clear the timer in CTC mode using  
OCR0A as TOP.  
The FOC0A bit is always read as zero.  
• Bit 6 – FOC0B: Force Output Compare B  
The FOC0B bit is only active when the WGM bits specify a non-PWM mode.  
However, for ensuring compatibility with future devices, this bit must be set to zero when  
TCCR0B is written when operating in PWM mode. When writing a logical one to the FOC0B bit,  
an immediate Compare Match is forced on the Waveform Generation unit. The OC0B output is  
changed according to its COM0B[1:0] bits setting. Note that the FOC0B bit is implemented as a  
strobe. Therefore it is the value present in the COM0B[1:0] bits that determines the effect of the  
forced compare.  
A FOC0B strobe will not generate any interrupt, nor will it clear the timer in CTC mode using  
OCR0B as TOP.  
The FOC0B bit is always read as zero.  
• Bits 5:4 – Res: Reserved Bits  
These bits are reserved bits and will always read as zero.  
• Bit 3 – WGM02: Waveform Generation Mode  
See the description in the “TCCR0A – Timer/Counter Control Register A” on page 102.  
• Bits 2:0 – CS0[2:0]: Clock Select  
The three Clock Select bits select the clock source to be used by the Timer/Counter.  
Table 15-9. Clock Select Bit Description  
CS02  
CS01  
CS00  
Description  
0
0
0
0
0
0
1
1
0
1
0
1
No clock source (Timer/Counter stopped)  
clkI/O/(No prescaling)  
clkI/O/8 (From prescaler)  
clkI/O/64 (From prescaler)  
105  
7799D–AVR–11/10  
 复制成功!