欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA169PV 参数 Datasheet PDF下载

ATMEGA169PV图片预览
型号: ATMEGA169PV
PDF下载: 下载PDF文件 查看货源
内容描述: 微控制器,带有16K字节的系统内可编程闪存 [Microcontroller with 16K Bytes In-System Programmable Flash]
分类和应用: 闪存微控制器
文件页数/大小: 390 页 / 3485 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA169PV的Datasheet PDF文件第169页浏览型号ATMEGA169PV的Datasheet PDF文件第170页浏览型号ATMEGA169PV的Datasheet PDF文件第171页浏览型号ATMEGA169PV的Datasheet PDF文件第172页浏览型号ATMEGA169PV的Datasheet PDF文件第174页浏览型号ATMEGA169PV的Datasheet PDF文件第175页浏览型号ATMEGA169PV的Datasheet PDF文件第176页浏览型号ATMEGA169PV的Datasheet PDF文件第177页  
ATmega169P  
18.2.4  
Synchronous Clock Operation  
When synchronous mode is used (UMSELn = 1), the XCK pin will be used as either clock input  
(Slave) or clock output (Master). The dependency between the clock edges and data sampling  
or data change is the same. The basic principle is that data input (on RxD) is sampled at the  
opposite XCK clock edge of the edge the data output (TxD) is changed.  
Figure 18-3. Synchronous Mode XCK Timing.  
UCPOL = 1  
XCK  
RxD / TxD  
Sample  
Sample  
UCPOL = 0  
XCK  
RxD / TxD  
The UCPOLn bit UCRSC selects which XCK clock edge is used for data sampling and which is  
used for data change. As Figure 18-3 shows, when UCPOLn is zero the data will be changed at  
rising XCK edge and sampled at falling XCK edge. If UCPOLn is set, the data will be changed at  
falling XCK edge and sampled at rising XCK edge.  
18.3 Frame Formats  
A serial frame is defined to be one character of data bits with synchronization bits (start and stop  
bits), and optionally a parity bit for error checking. The USART accepts all 30 combinations of  
the following as valid frame formats:  
• 1 start bit  
• 5, 6, 7, 8, or 9 data bits  
• no, even or odd parity bit  
• 1 or 2 stop bits  
A frame starts with the start bit followed by the least significant data bit. Then the next data bits,  
up to a total of nine, are succeeding, ending with the most significant bit. If enabled, the parity bit  
is inserted after the data bits, before the stop bits. When a complete frame is transmitted, it can  
be directly followed by a new frame, or the communication line can be set to an idle (high) state.  
Figure 18-4 on page 174 illustrates the possible combinations of the frame formats. Bits inside  
brackets are optional.  
173  
8018A–AVR–03/06  
 复制成功!