欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA128L-8AL 参数 Datasheet PDF下载

ATMEGA128L-8AL图片预览
型号: ATMEGA128L-8AL
PDF下载: 下载PDF文件 查看货源
内容描述: [RISC Microcontroller, 8-Bit, FLASH, 8MHz, CMOS, PQFP64, 14 X 14 MM, 1 MM HEIGHT, 0.80 MM PITCH, PLASTIC, MS-026AEB, TQFP-64]
分类和应用: 时钟微控制器外围集成电路
文件页数/大小: 391 页 / 6192 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA128L-8AL的Datasheet PDF文件第156页浏览型号ATMEGA128L-8AL的Datasheet PDF文件第157页浏览型号ATMEGA128L-8AL的Datasheet PDF文件第158页浏览型号ATMEGA128L-8AL的Datasheet PDF文件第159页浏览型号ATMEGA128L-8AL的Datasheet PDF文件第161页浏览型号ATMEGA128L-8AL的Datasheet PDF文件第162页浏览型号ATMEGA128L-8AL的Datasheet PDF文件第163页浏览型号ATMEGA128L-8AL的Datasheet PDF文件第164页  
Initial Value  
0
0
0
0
0
0
0
0
• Bit 7 – OCF2: Output Compare Flag 2  
The OCF2 bit is set (one) when a compare match occurs between the Timer/Counter2 and the  
data in OCR2 – Output Compare Register2. OCF2 is cleared by hardware when executing the  
corresponding interrupt handling vector. Alternatively, OCF2 is cleared by writing a logic one to  
the flag. When the I-bit in SREG, OCIE2 (Timer/Counter2 Compare Match Interrupt Enable), and  
OCF2 are set (one), the Timer/Counter2 Compare Match Interrupt is executed.  
• Bit 6 – TOV2: Timer/Counter2 Overflow Flag  
The bit TOV2 is set (one) when an overflow occurs in Timer/Counter2. TOV2 is cleared by hard-  
ware when executing the corresponding interrupt handling vector. Alternatively, TOV2 is cleared  
by writing a logic one to the flag. When the SREG I-bit, TOIE2 (Timer/Counter2 Overflow Inter-  
rupt Enable), and TOV2 are set (one), the Timer/Counter2 Overflow interrupt is executed. In  
PWM mode, this bit is set when Timer/Counter2 changes counting direction at $00.  
160  
ATmega128(L)  
2467P–AVR–08/07  
 复制成功!