欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA128L-8AL 参数 Datasheet PDF下载

ATMEGA128L-8AL图片预览
型号: ATMEGA128L-8AL
PDF下载: 下载PDF文件 查看货源
内容描述: [RISC Microcontroller, 8-Bit, FLASH, 8MHz, CMOS, PQFP64, 14 X 14 MM, 1 MM HEIGHT, 0.80 MM PITCH, PLASTIC, MS-026AEB, TQFP-64]
分类和应用: 时钟微控制器外围集成电路
文件页数/大小: 391 页 / 6192 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA128L-8AL的Datasheet PDF文件第160页浏览型号ATMEGA128L-8AL的Datasheet PDF文件第161页浏览型号ATMEGA128L-8AL的Datasheet PDF文件第162页浏览型号ATMEGA128L-8AL的Datasheet PDF文件第163页浏览型号ATMEGA128L-8AL的Datasheet PDF文件第165页浏览型号ATMEGA128L-8AL的Datasheet PDF文件第166页浏览型号ATMEGA128L-8AL的Datasheet PDF文件第167页浏览型号ATMEGA128L-8AL的Datasheet PDF文件第168页  
When configured as a Master, the SPI interface has no automatic control of the SS line. This  
must be handled by user software before communication can start. When this is done, writing a  
byte to the SPI Data Register starts the SPI clock generator, and the hardware shifts the 8 bits  
into the Slave. After shifting one byte, the SPI clock generator stops, setting the end of transmis-  
sion flag (SPIF). If the SPI interrupt enable bit (SPIE) in the SPCR Register is set, an interrupt is  
requested. The Master may continue to shift the next byte by writing it into SPDR, or signal the  
end of packet by pulling high the Slave Select, SS line. The last incoming byte will be kept in the  
buffer register for later use.  
When configured as a Slave, the SPI interface will remain sleeping with MISO tri-stated as long  
as the SS pin is driven high. In this state, software may update the contents of the SPI Data  
Register, SPDR, but the data will not be shifted out by incoming clock pulses on the SCK pin  
until the SS pin is driven low. As one byte has been completely shifted, the end of transmission  
flag, SPIF is set. If the SPI interrupt enable bit, SPIE, in the SPCR Register is set, an interrupt is  
requested. The Slave may continue to place new data to be sent into SPDR before reading the  
incoming data. The last incoming byte will be kept in the buffer register for later use.  
Figure 76. SPI Master-Slave Interconnection  
SHIFT  
ENABLE  
The system is single buffered in the transmit direction and double buffered in the receive direc-  
tion. This means that bytes to be transmitted cannot be written to the SPI Data Register before  
the entire shift cycle is completed. When receiving data, however, a received character must be  
read from the SPI Data Register before the next character has been completely shifted in. Oth-  
erwise, the first byte is lost.  
In SPI Slave mode, the control logic will sample the incoming signal of the SCK pin. To ensure  
correct sampling of the clock signal, the minimum low and high period should be:  
Low period: Longer than 2 CPU clock cycles.  
High period: Longer than 2 CPU clock cycles.  
When the SPI is enabled, the data direction of the MOSI, MISO, SCK, and SS pins is overridden  
according to Table 69. For more details on automatic port overrides, refer to “Alternate Port  
Functions” on page 71.  
Table 69. SPI Pin Overrides(1)  
Pin  
MOSI  
MISO  
SCK  
SS  
Direction, Master SPI  
User Defined  
Input  
Direction, Slave SPI  
Input  
User Defined  
Input  
User Defined  
User Defined  
Input  
164  
ATmega128(L)  
2467P–AVR–08/07  
 复制成功!