欢迎访问ic37.com |
会员登录 免费注册
发布采购

90USB82-16MU 参数 Datasheet PDF下载

90USB82-16MU图片预览
型号: 90USB82-16MU
PDF下载: 下载PDF文件 查看货源
内容描述: 8位微控制器具有ISP功能的Flash 8 / 16K字节 [8-bit Microcontroller with 8/16K Bytes of ISP Flash]
分类和应用: 微控制器和处理器外围集成电路异步传输模式ATM时钟
文件页数/大小: 306 页 / 2299 K
品牌: ATMEL [ ATMEL ]
 浏览型号90USB82-16MU的Datasheet PDF文件第82页浏览型号90USB82-16MU的Datasheet PDF文件第83页浏览型号90USB82-16MU的Datasheet PDF文件第84页浏览型号90USB82-16MU的Datasheet PDF文件第85页浏览型号90USB82-16MU的Datasheet PDF文件第87页浏览型号90USB82-16MU的Datasheet PDF文件第88页浏览型号90USB82-16MU的Datasheet PDF文件第89页浏览型号90USB82-16MU的Datasheet PDF文件第90页  
12.0.3  
External Interrupt Mask Register – EIMSK  
Bit  
7
6
5
4
3
2
1
0
INT7  
R/W  
0
INT6  
R/W  
0
INT5  
R/W  
0
INT4  
R/W  
0
INT3  
R/W  
0
INT2  
R/W  
0
INT1  
R/W  
0
IINT0  
R/W  
0
EIMSK  
Read/Write  
Initial Value  
• Bits 7..0 – INT7 – INT0: External Interrupt Request 7 - 0 Enable  
When an INT7 – INT0 bit is written to one and the I-bit in the Status Register (SREG) is set  
(one), the corresponding external pin interrupt is enabled. The Interrupt Sense Control bits in the  
External Interrupt Control Registers – EICRA and EICRB – defines whether the external inter-  
rupt is activated on rising or falling edge or level sensed. Activity on any of these pins will trigger  
an interrupt request even if the pin is enabled as an output. This provides a way of generating a  
software interrupt.  
12.0.4  
External Interrupt Flag Register – EIFR  
Bit  
7
6
5
4
3
2
1
0
INTF7  
R/W  
0
INTF6  
R/W  
0
INTF5  
R/W  
0
INTF4  
R/W  
0
INTF3  
R/W  
0
INTF2  
R/W  
0
INTF1  
R/W  
0
INTF0  
R/W  
0
EIFR  
Read/Write  
Initial Value  
• Bits 7..0 – INTF7 - INTF0: External Interrupt Flags 7 - 0  
When an edge or logic change on the INT7:0 pin triggers an interrupt request, INTF7:0 becomes  
set (one). If the I-bit in SREG and the corresponding interrupt enable bit, INT7:0 in EIMSK, are  
set (one), the MCU will jump to the interrupt vector. The flag is cleared when the interrupt routine  
is executed. Alternatively, the flag can be cleared by writing a logical one to it. These flags are  
always cleared when INT7:0 are configured as level interrupt. Note that when entering sleep  
mode with the INT3:0 interrupts disabled, the input buffers on these pins will be disabled. This  
may cause a logic change in internal signals which will set the INTF3:0 flags. See “Digital Input  
Enable and Sleep Modes” on page 71 for more information.  
12.0.5  
Pin Change Interrupt Control Register - PCICR  
Bit  
7
6
5
4
R
0
3
R
0
2
R
0
1
0
-
-
PCIE1  
R/W  
0
PCIE0  
R/W  
0
PCICR  
Read/Write  
Initial Value  
R
0
R
0
R
0
• Bit 1..0 – PCIE1- PCIE0: Pin Change Interrupt Enable 1-0  
When the PCIE1/0 bit is set (one) and the I-bit in the Status Register (SREG) is set (one),  
Pin Change interrupt 1/0 is enabled. Any change on any enabled PCINT12..8/7..0 pin will  
cause an interrupt. The corresponding interrupt of Pin Change Interrupt Request is exe-  
cuted from the PCI1/0 Interrupt Vector. PCINT12..8/7..0 pins are enabled individually by the  
PCMSK1/0 Register.  
12.0.6  
Pin Change Interrupt Flag Register – PCIFR  
Bit  
7
6
5
R
0
4
R
0
3
R
0
2
R
0
1
0
-
-
PCIF1  
R/W  
0
PCIF0  
R/W  
0
PCIFR  
Read/Write  
Initial Value  
R
0
R
0
• Bit 1..0 – PCIF1- PCIF0: Pin Change Interrupt Flag 1-0  
86  
AT90USB82/162  
7707D–AVR–07/08  
 复制成功!