欢迎访问ic37.com |
会员登录 免费注册
发布采购

90USB82-16MU 参数 Datasheet PDF下载

90USB82-16MU图片预览
型号: 90USB82-16MU
PDF下载: 下载PDF文件 查看货源
内容描述: 8位微控制器具有ISP功能的Flash 8 / 16K字节 [8-bit Microcontroller with 8/16K Bytes of ISP Flash]
分类和应用: 微控制器和处理器外围集成电路异步传输模式ATM时钟
文件页数/大小: 306 页 / 2299 K
品牌: ATMEL [ ATMEL ]
 浏览型号90USB82-16MU的Datasheet PDF文件第81页浏览型号90USB82-16MU的Datasheet PDF文件第82页浏览型号90USB82-16MU的Datasheet PDF文件第83页浏览型号90USB82-16MU的Datasheet PDF文件第84页浏览型号90USB82-16MU的Datasheet PDF文件第86页浏览型号90USB82-16MU的Datasheet PDF文件第87页浏览型号90USB82-16MU的Datasheet PDF文件第88页浏览型号90USB82-16MU的Datasheet PDF文件第89页  
AT90USB82/162  
Table 12-1.  
Interrupt Sense Control(1)  
ISCn0 Description  
ISCn1  
0
0
1
1
0
1
0
1
The low level of INTn generates an interrupt request.  
Any edge of INTn generates asynchronously an interrupt request.  
The falling edge of INTn generates asynchronously an interrupt request.  
The rising edge of INTn generates asynchronously an interrupt request.  
Note:  
1. n = 3, 2, 1or 0.  
When changing the ISCn1/ISCn0 bits, the interrupt must be disabled by clearing its Interrupt  
Enable bit in the EIMSK Register. Otherwise an interrupt can occur when the bits are changed.  
Table 12-2. Asynchronous External Interrupt Characteristics  
Symbol  
Parameter  
Condition  
Min  
Typ  
Max  
Units  
Minimum pulse width for asynchronous  
external interrupt  
tINT  
50  
ns  
12.0.2  
External Interrupt Control Register B – EICRB  
Bit  
7
6
5
4
3
2
1
0
ISC71  
R/W  
0
ISC70  
R/W  
0
ISC61  
R/W  
0
ISC60  
R/W  
0
ISC51  
R/W  
0
ISC50  
R/W  
0
ISC41  
ISC40  
R/W  
0
EICRB  
Read/Write  
Initial Value  
R/W  
0
• Bits 7..0 – ISC71, ISC70 - ISC41, ISC40: External Interrupt 7 - 4 Sense Control Bits  
The External Interrupts 7 - 4 are activated by the external pins INT7:4 if the SREG I-flag and the  
corresponding interrupt mask in the EIMSK is set. The level and edges on the external pins that  
activate the interrupts are defined in Table 12-3. The value on the INT7:4 pins are sampled  
before detecting edges. If edge or toggle interrupt is selected, pulses that last longer than one  
clock period will generate an interrupt. Shorter pulses are not guaranteed to generate an inter-  
rupt. Observe that CPU clock frequency can be lower than the XTAL frequency if the XTAL  
divider is enabled. If low level interrupt is selected, the low level must be held until the comple-  
tion of the currently executing instruction to generate an interrupt. If enabled, a level triggered  
interrupt will generate an interrupt request as long as the pin is held low.  
Table 12-3.  
Interrupt Sense Control(1)  
ISCn1  
ISCn0  
Description  
0
0
1
1
0
1
0
1
The low level of INTn generates an interrupt request.  
Any logical change on INTn generates an interrupt request  
The falling edge between two samples of INTn generates an interrupt request.  
The rising edge between two samples of INTn generates an interrupt request.  
Note:  
1. n = 7, 6, 5 or 4.  
When changing the ISCn1/ISCn0 bits, the interrupt must be disabled by clearing its Interrupt  
Enable bit in the EIMSK Register. Otherwise an interrupt can occur when the bits are changed.  
85  
7707D–AVR–07/08  
 复制成功!