欢迎访问ic37.com |
会员登录 免费注册
发布采购

83C51SND2C-JL 参数 Datasheet PDF下载

83C51SND2C-JL图片预览
型号: 83C51SND2C-JL
PDF下载: 下载PDF文件 查看货源
内容描述: 单芯片闪存微控制器与MP3解码器,支持完整的音频接口 [Single-Chip Flash Microcontroller with MP3 Decoder with Full Audio Interface]
分类和应用: 解码器闪存微控制器
文件页数/大小: 235 页 / 2877 K
品牌: ATMEL [ ATMEL ]
 浏览型号83C51SND2C-JL的Datasheet PDF文件第112页浏览型号83C51SND2C-JL的Datasheet PDF文件第113页浏览型号83C51SND2C-JL的Datasheet PDF文件第114页浏览型号83C51SND2C-JL的Datasheet PDF文件第115页浏览型号83C51SND2C-JL的Datasheet PDF文件第117页浏览型号83C51SND2C-JL的Datasheet PDF文件第118页浏览型号83C51SND2C-JL的Datasheet PDF文件第119页浏览型号83C51SND2C-JL的Datasheet PDF文件第120页  
If the Host sends more Bytes than supported by the endpoint FIFO, the overflow data  
won’t be stored, but the USB controller will consider that the packet is valid if the CRC is  
correct.  
Isochronous IN Transactions  
in Standard Mode  
An endpoint should be first enabled and configured before being able to send Isochro-  
nous packets.  
The firmware should fill the FIFO with the data to be sent and set the TXRDY bit in the  
UEPSTAX register to allow the USB controller to send the data stored in FIFO at the  
next IN request concerning this endpoint.  
If the TXRDY bit is not set when the IN request occurs, nothing will be sent by the USB  
controller.  
When the IN packet has been sent, the TXCMPL bit in the UEPSTAX register is set by  
the USB controller. This triggers a USB interrupt if enabled. The firmware should clear  
the TXCMPL bit before filling the endpoint FIFO with new data.  
The firmware should never write more Bytes than supported by the endpoint FIFO  
Isochronous IN Transactions  
in Ping-pong Mode  
An endpoint should be first enabled and configured before being able to send Isochro-  
nous packets.  
The firmware should fill the FIFO bank 0 with the data to be sent and set the TXRDY bit  
in the UEPSTAX register to allow the USB controller to send the data stored in FIFO at  
the next IN request concerning the endpoint. The FIFO banks are automatically  
switched, and the firmware can immediately write into the endpoint FIFO bank 1.  
If the TXRDY bit is not set when the IN request occurs, nothing will be sent by the USB  
controller.  
When the IN packet concerning the bank 0 has been sent, the TXCMPL bit is set by the  
USB controller. This triggers a USB interrupt if enabled. The firmware should clear the  
TXCMPL bit before filling the endpoint FIFO bank 0 with new data. The FIFO banks are  
then automatically switched.  
When the IN packet concerning the bank 1 has been sent, the TXCMPL bit is set by the  
USB controller. This triggers a USB interrupt if enabled. The firmware should clear the  
TXCMPL bit before filling the endpoint FIFO bank 1 with new data.  
The bank switch is performed by the USB controller each time the TXRDY bit is set by  
the firmware. Until the TXRDY bit has been set by the firmware for an endpoint bank,  
the USB controller won’t send anything at each IN requests concerning this bank.  
The firmware should never write more Bytes than supported by the endpoint FIFO.  
116  
AT8xC51SND2C  
4341D–MP3–04/05  
 复制成功!