欢迎访问ic37.com |
会员登录 免费注册
发布采购

5962-8946303YC 参数 Datasheet PDF下载

5962-8946303YC图片预览
型号: 5962-8946303YC
PDF下载: 下载PDF文件 查看货源
内容描述: [Math Coprocessor, CMOS, CQFP68, CERAMIC, QFP-68]
分类和应用: 外围集成电路
文件页数/大小: 43 页 / 1238 K
品牌: ATMEL [ ATMEL ]
 浏览型号5962-8946303YC的Datasheet PDF文件第29页浏览型号5962-8946303YC的Datasheet PDF文件第30页浏览型号5962-8946303YC的Datasheet PDF文件第31页浏览型号5962-8946303YC的Datasheet PDF文件第32页浏览型号5962-8946303YC的Datasheet PDF文件第34页浏览型号5962-8946303YC的Datasheet PDF文件第35页浏览型号5962-8946303YC的Datasheet PDF文件第36页浏览型号5962-8946303YC的Datasheet PDF文件第37页  
TS68882  
Table 12 indicates that all accesses over a 32-bit bus where A4 equals zero are to 16-bit  
registers. The TS68882 implements all 16-bit co-processor interface registers on data  
lines D16 - D13 (to eliminate the need for on-chip multiplexers); however, the  
TS68020/TS68030 expects 16-bit registers that are located in a 32-bit port at odd word  
addresses (A1 = 1) to be implemented on data lines D0-D15. For accesses to these reg-  
isters when configured for 32-bit bus operation, the TS68882 generates DSACK signals  
as listed in Table 12 to inform the TS68020/TS68030 of valid data on D16 - D31 instead  
of D0-D15.  
An external holding resistor is required to maintain both DSACK0 and DSACK1 high  
between bus cycles. In order to reduce the signal rise time, the DSACK0 and DSACK1  
lines are actively pulled up (negated) by the TS68882 following the rising edge of AS or  
DS and both DSACK lines are then three-stated (placed in the high-impedance state) to  
avoid interference with the next bus cycle.  
Table 12. DSACK Assertions  
Data Bus  
32-bit  
32-bit  
16-bit  
8-bit  
A4  
1
DSACK1  
DSACK2  
Comments  
L
L
L
H
H
L
Valid data on D31-D0  
0
Valid data on D31-D16  
x
L
Valid data on D31-D16 or D15-D0  
Valid data on D31-D24, D23-D16, D15-D8, D7-D0  
Insert Wait States in Current Bus Cycle  
x
H
H
All  
x
H
Reset (RESET)  
This active-low input signal causes the TS68882 to initialize the floating-point data regis-  
ters to non-signaling not-a-numbers (NANs) and clears the floating-point control, status,  
and instruction address registers.  
When performing a power-up reset, external circuitry should keep the RESET line  
asserted to a minimum of four clock cycles after VCC is within tolerance. This assures  
correct initialization of the TS68882 when power is applied. For compatibility with all  
TS68000 Family devices, 100 milliseconds should be used as the minimum.  
When performing a reset of the TS68882 after VCC has been within tolerance for more  
than the initial power-up time, the RESET line must have an asserted pulse width which  
is greater than two clock cycles. For compatibility with all TS68000 Family devices, 10  
clock cycles should be used as the minimum.  
Clock (CLK)  
The TS68882 clock input is a TTL-compatible signal that is internally buffered for devel-  
opment of the internal clock signals. The clock input should be a constant frequency  
square wave with no stretching or shaping techniques required. The clock should not be  
gated off at any time and must conform to minimum and maximum period and pulse  
width times.  
Sense Device (SENSE)  
This pin may be used optionally as an additional GND pin, or as an indicator to external  
hardware that the TS68882 is present in the system. This signal is internally connected  
to the GND of the die, but it is not necessary to connect it to the external ground for cor-  
rect device operation. If a pullup resistor (which should be larger than 10 k) is  
connected to this pin location, external hardware may sense the presence of the  
TS688882 in a system.  
33  
2119AHIREL04/02  
 
 复制成功!