欢迎访问ic37.com |
会员登录 免费注册
发布采购

5962-0152203M4X 参数 Datasheet PDF下载

5962-0152203M4X图片预览
型号: 5962-0152203M4X
PDF下载: 下载PDF文件 查看货源
内容描述: [EE PLD, 20ns, CMOS, CQCC44, CERAMIC, LCC-44]
分类和应用: ATM异步传输模式输入元件可编程逻辑
文件页数/大小: 37 页 / 494 K
品牌: ATMEL [ ATMEL CORPORATION ]
 浏览型号5962-0152203M4X的Datasheet PDF文件第1页浏览型号5962-0152203M4X的Datasheet PDF文件第2页浏览型号5962-0152203M4X的Datasheet PDF文件第3页浏览型号5962-0152203M4X的Datasheet PDF文件第4页浏览型号5962-0152203M4X的Datasheet PDF文件第6页浏览型号5962-0152203M4X的Datasheet PDF文件第7页浏览型号5962-0152203M4X的Datasheet PDF文件第8页浏览型号5962-0152203M4X的Datasheet PDF文件第9页  
ATF2500C Family
Input Diagram
I/O Diagram
INPUT
Functional
Logic Diagram
Description
The ATF2500C functional logic diagram describes the interconnections between the input,
feedback pins and logic cells. All interconnections are routed through the single global bus.
The ATF2500Cs are straightforward and uniform PLDs. The 24 macrocells are numbered 0
through 23. Each macrocell contains 17 AND gates. All AND gates have 172 inputs. The five
lower product terms provide AR1, CK1, CK2, AR2, and OE. These are: one asynchronous
reset and clock per flip-flop, and an output enable. The top 12 product terms are grouped into
three sum terms, which are used as shown in the macrocell diagrams.
Eight synchronous preset terms are distributed in a 2/4 pattern. The first four macrocells share
Preset 0, the next two share Preset 1, and so on, ending with the last two macrocells sharing
Preset 7.
The 14 dedicated inputs and their complements use the numbered positions in the global bus
as shown. Each macrocell provides six inputs to the global bus: (left to right) feedback F2
true and false, flip-flop Q1 true and false, and the pin true and false. The positions occupied by
these signals in the global bus are the six numbers in the bus diagram next to each macrocell.
Note:
1. Either the flip-flop input (D/T2) or output (Q2) may be fed back in the ATF2500Cs.
5
0777G–12/01