欢迎访问ic37.com |
会员登录 免费注册
发布采购

AM79C930VC/W 参数 Datasheet PDF下载

AM79C930VC/W图片预览
型号: AM79C930VC/W
PDF下载: 下载PDF文件 查看货源
内容描述: PCNET -Mobile的单芯片无线局域网媒体访问控制器 [PCnet-Mobile Single-Chip Wireless LAN Media Access Controller]
分类和应用: 个人通信控制器PCPCN无线无线局域网
文件页数/大小: 161 页 / 674 K
品牌: AMD [ AMD ]
 浏览型号AM79C930VC/W的Datasheet PDF文件第116页浏览型号AM79C930VC/W的Datasheet PDF文件第117页浏览型号AM79C930VC/W的Datasheet PDF文件第118页浏览型号AM79C930VC/W的Datasheet PDF文件第119页浏览型号AM79C930VC/W的Datasheet PDF文件第121页浏览型号AM79C930VC/W的Datasheet PDF文件第122页浏览型号AM79C930VC/W的Datasheet PDF文件第123页浏览型号AM79C930VC/W的Datasheet PDF文件第124页  
AMD  
P R E L I M I N A R Y  
TCR26: Reserved  
This register is the TAI reserved location register.  
CONFIGURATION REGISTER INDEX: 1Ah  
Bit  
Name  
Reset Value  
Description  
7–0  
Reserved  
Reserved. Must be written as a 0. Reads of this bit produce  
undefined data.  
TCR27: TIP LED Scramble  
This register is the Network Interface Polarity register.  
This register is used to set the polarity of some of the  
transceiver interface output pins.  
CONFIGURATION REGISTER INDEX:  
1Bh  
Bit  
Name  
Reset Value  
Description  
7
DISRNR  
0
Disable RUNERR. When DISRNR is set to a 1, then the RUNERR  
bit of TCR11 will always be held at a 0 value. When DISRNR is set  
to a 0, then the RUNERR bit of TCR11 will function as described in  
the TCR11 bit description.  
6
5
4
Reserved  
Reserved  
LNKDR  
0
0
Reserved. Must be written as a 0. Reads of these bits produce  
undefined data.  
Reserved. Must be written as a 0. Reads of these bits produce  
undefined data.  
LNK pin drive. When set to a 0, the drive of theLNK pin will be open  
drain. When set to a 1, the drive of the LNK pin will be totem pole,  
i.e., both high and low output values will be driven.  
Complete control of the function of the LNK pin is described in the  
Multi-Function Pin section.  
3
2
ACTDR  
0
0
ACT pin drive. When set to a 0, the drive of theACT pin will be open  
drain. When set to a 1, the drive of the ACT pin will be totem pole,  
i.e., both high and low output values will be driven.  
Complete control of the function of the ACT pin is described in the  
Multi-Function Pin section.  
FDETPOL  
FDET Polarity. When this bit is set to a 0, then the polarity of the  
FDET output will be low assert, such that when the SFD pattern has  
been recognized in the incoming receive data stream or the outgo-  
ing transmit data stream, theFDET pin will be driven to a LOW logic  
level. When this bit is set to a 1, then the polarity of theFDET output  
will be high assert, such that when the SFD pattern has been recog-  
nized in the incoming receive data stream or the outgoing transmit  
data stream, the FDET pin will be driven to a HIGH logic level.  
1
TXPEPOL  
0
0
TXPE Polarity. When this bit is set to a 0, then the polarity of the  
TXPE output will be low assert, such that when the TGAP1 counter  
expires, the TXPE pin will be driven to a LOW logic level. When this  
bit is set to a 1, then the polarity of the TXPE output will be high as-  
sert, such that when the TGAP1 counter expires, the TXPE pin will  
be driven to a HIGH logic level.  
0
TXMODPOL  
TXMOD Polarity. When this bit is set to a 0, then the polarity of the  
TXMOD output will be low assert, such that when the TGAP2  
counter expires, the TXMOD pin will be driven to a LOW logic level.  
When this bit is set to a 1, then the polarity of theTXMOD output will  
120  
Am79C930  
 复制成功!