欢迎访问ic37.com |
会员登录 免费注册
发布采购

S5933Q/7C 参数 Datasheet PDF下载

S5933Q/7C图片预览
型号: S5933Q/7C
PDF下载: 下载PDF文件 查看货源
内容描述: [PCI Bus Controller, CMOS, PQFP160, PLASTIC, QFP-160]
分类和应用: 时钟PC外围集成电路
文件页数/大小: 327 页 / 1976 K
品牌: AMCC [ APPLIED MICRO CIRCUITS CORPORATION ]
 浏览型号S5933Q/7C的Datasheet PDF文件第38页浏览型号S5933Q/7C的Datasheet PDF文件第39页浏览型号S5933Q/7C的Datasheet PDF文件第40页浏览型号S5933Q/7C的Datasheet PDF文件第41页浏览型号S5933Q/7C的Datasheet PDF文件第43页浏览型号S5933Q/7C的Datasheet PDF文件第44页浏览型号S5933Q/7C的Datasheet PDF文件第45页浏览型号S5933Q/7C的Datasheet PDF文件第46页  
®
DEVICE SPECIFICATION  
S5933  
PCI CONTROLLER  
4.0 PCI CONFIGURATION REGISTERS  
Each PCI bus device contains a unique 256-byte region called its configuration header space. Portions of this  
configuration header are mandatory in order for a PCI agent to be in full compliance with the PCI specification.  
This section describes each of the configuration space fields—its address, default values, initialization options,  
and bit definitions—and also provides an explanation of its intended usage.  
Table 4-1. Configuration Registers  
Configuration  
Address Offset  
Abbreviation  
Register Name  
Vendor Identification  
Device Identification  
PCI Command Register  
PCI Status Register  
Revision Identification Register  
Class Code Register  
Cache Line Size Register  
Master Latency Timer  
Header Type  
Built-in Self-test  
Base Address Registers (0-5)  
Reserved  
Expansion ROM Base Address  
Reserved  
Section #  
00h–01h  
02h–03h  
04h–05h  
06h–07h  
08h  
09h–0Bh  
0Ch  
0Dh  
0Eh  
0Fh  
VID  
DID  
4.1  
4.2  
4.3  
4.4  
4.5  
4.6  
4.7  
4.8  
4.9  
4.10  
4.11  
PCICMD  
PCISTS  
RID  
CLCD  
CALN  
LAT  
HDR  
BIST  
BADR0-BADR5  
EXROM  
10h–27h  
28h–2Fh  
30h  
4.12  
34h–3Bh  
3Ch  
3Dh  
3Eh  
3Fh  
INTLN  
INTPIN  
MINGNT  
MAXLAT  
Interrupt Line  
Interrupt Pin  
Minimum Grant  
Maximum Latency  
Not used  
4.13  
4.14  
4.15  
4.16  
40h–FFh  
Applied Micro Circuits Corporation  
4-3  
6195 Lusk Blvd., San Diego, CA 92121 • (619) 450-9333  
 复制成功!