欢迎访问ic37.com |
会员登录 免费注册
发布采购

PPC440GP-3RC400C 参数 Datasheet PDF下载

PPC440GP-3RC400C图片预览
型号: PPC440GP-3RC400C
PDF下载: 下载PDF文件 查看货源
内容描述: 的Power PC 440GP嵌入式处理器 [Power PC 440GP Embedded Processor]
分类和应用: 微控制器和处理器外围集成电路微处理器PC时钟
文件页数/大小: 83 页 / 1393 K
品牌: AMCC [ APPLIED MICRO CIRCUITS CORPORATION ]
 浏览型号PPC440GP-3RC400C的Datasheet PDF文件第45页浏览型号PPC440GP-3RC400C的Datasheet PDF文件第46页浏览型号PPC440GP-3RC400C的Datasheet PDF文件第47页浏览型号PPC440GP-3RC400C的Datasheet PDF文件第48页浏览型号PPC440GP-3RC400C的Datasheet PDF文件第50页浏览型号PPC440GP-3RC400C的Datasheet PDF文件第51页浏览型号PPC440GP-3RC400C的Datasheet PDF文件第52页浏览型号PPC440GP-3RC400C的Datasheet PDF文件第53页  
Revision 1.07 – October 4, 2007  
440GP – Power PC 440GP Embedded Processor  
Data Sheet  
Signal Functional Description (Sheet 2 of 7)  
Notes:  
1. Receiver input has hysteresis  
2. Must pull up (recommended value is 3kΩ to 3.3V, 10kΩ to 5V)  
3. Must pull down (recommended value is 1kΩ)  
4. If not used, must pull up (recommended value is 3kΩ to 3.3V)  
5. If not used, must pull down (recommended value is 1kΩ)  
6. Strapping input during reset; pull-up or pull-down required  
Signal Name  
DDR SDRAM Interface  
BA0:1  
Description  
I/O  
Type  
Notes  
Bank Address supporting up to four internal banks.  
Selects up to four external DDR SDRAM banks.  
Column Address Strobe.  
O
O
O
O
2.5V SSTL_2  
2.5V SSTL_2  
2.5V SSTL_2  
2.5V SSTL_2  
BankSel0:3  
CAS  
ClkEn0:3  
Clock Enable. One for each bank.  
Memory write data byte lane masks. MEMDM8 is the byte lane  
mask for the ECC byte lane.  
DM0:8  
O
2.5V SSTL_2  
2.5V SSTL_2  
Byte lane data strobe. DQS8 is the data strobe for the ECC byte  
lane.  
DQS0:8  
I/O  
ECC0:7  
ECC check bits 0:7.  
Memory address bus.  
I/O  
O
2.5V SSTL_2  
2.5V SSTL_2  
MemAddr00:12  
MemClkOut0  
MemClkOut0  
Subsystem clock.  
O
I/O  
I
2.5V SSTL_2  
2.5V SSTL_2  
MemData00:63  
MemVRef1:2  
Memory data bus.  
Voltage Ref  
Receiver  
Memory reference voltage (SVREF) input.  
RAS  
Row Address Strobe.  
Write Enable.  
O
O
2.5V SSTL_2  
2.5V SSTL_2  
WE  
Ethernet Interface  
EMCCD,  
MII: Collision detection  
RMII 1: Receive error  
5V tolerant  
I/O  
I/O  
O
EMC1RxErr  
3.3V LVTTL  
EMCCrS,  
EMC0CrSDV  
MII: Carrier sense  
RMII 0: Carrier sense data valid  
5V tolerant  
3.3V LVTTL  
5V tolerant  
3.3V LVTTL  
EMCMDClk  
EMCMDIO  
MII and RMII: Management data clock  
MII and RMII: Transfer command and status information between  
MII and PHY  
5V tolerant  
3.3V LVTTL  
I/O  
EMCRxD0:3,  
EMC0RxD0:1,  
EMC1RxD0:1  
MII: Receive data  
RMII 0: Receive data  
RMII 1: Receive data  
5V tolerant  
3.3V LVTTL  
I/O  
EMCRxDV,  
MII: Receive data valid  
5V tolerant  
I
I
I
I
EMC1CrSDV  
RMII 1: Carrier sense data valid  
3.3V LVTTL  
5V tolerant  
3.3V LVTTL  
EMCRxClk  
MII: Receive clock  
EMCRxErr,  
EMC0RxErr  
MII: Receive error  
RMII 0: Receive error  
5V tolerant  
3.3V LVTTL  
EMCTxClk,  
EMCRefClk  
MII: Transmit clock  
RMII: Reference clock  
5V tolerant  
3.3V LVTTL  
5
MII: Transmit data  
RMII 0: Transmit data  
RMII 1: Transmit data  
EMCTxD0:3,  
EMC0TxD0:1,  
EMC1TxD0:1  
5V tolerant  
3.3V LVTTL  
O
AMCC  
49  
 复制成功!