欢迎访问ic37.com |
会员登录 免费注册
发布采购

EPM7128SLC84-15 参数 Datasheet PDF下载

EPM7128SLC84-15图片预览
型号: EPM7128SLC84-15
PDF下载: 下载PDF文件 查看货源
内容描述: 可编程逻辑器件系列 [Programmable Logic Device Family]
分类和应用: 可编程逻辑器件输入元件LTE时钟
文件页数/大小: 66 页 / 1497 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号EPM7128SLC84-15的Datasheet PDF文件第35页浏览型号EPM7128SLC84-15的Datasheet PDF文件第36页浏览型号EPM7128SLC84-15的Datasheet PDF文件第37页浏览型号EPM7128SLC84-15的Datasheet PDF文件第38页浏览型号EPM7128SLC84-15的Datasheet PDF文件第40页浏览型号EPM7128SLC84-15的Datasheet PDF文件第41页浏览型号EPM7128SLC84-15的Datasheet PDF文件第42页浏览型号EPM7128SLC84-15的Datasheet PDF文件第43页  
MAX 7000 Programmable Logic Device Family Data Sheet  
Notes to tables:  
(1) These values are specified under the recommended operating conditions shown in Table 14. See Figure 13 for more  
information on switching waveforms.  
(2) This parameter applies to MAX 7000E devices only.  
(3) This minimum pulse width for preset and clear applies for both global clear and array controls. The t  
parameter  
LPA  
must be added to this minimum width if the clear or reset signal incorporates the t  
parameter into the signal  
LAD  
path.  
(4) This parameter is a guideline that is sample-tested only and is based on extensive device characterization. This  
parameter applies for both global and array clocking.  
(5) These parameters are measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB.  
(6) The f  
(7) Operating conditions: V  
values represent the highest frequency for pipelined data.  
MAX  
= 3.3 V ± 10% for commercial and industrial use.  
CCIO  
(8) The t  
parameter must be added to the t  
, t  
, t , t , t  
, t  
, and t  
parameters for macrocells  
CPPW  
LPA  
LAD LAC IC EN SEXP ACL  
running in the low-power mode.  
Tables 27 and 28 show the EPM7032S AC operating conditions.  
Table 27. EPM7032S External Timing Parameters (Part 1 of 2)  
Note (1)  
Symbol  
Parameter  
Conditions  
Speed Grade  
-6 -7  
Min Max Min Max Min Max Min Max  
Unit  
-5  
-10  
t
t
Input to non-registered output C1 = 35 pF  
5.0  
5.0  
6.0  
6.0  
7.5  
7.5  
10.0  
10.0  
ns  
ns  
PD1  
PD2  
I/O input to non-registered  
output  
C1 = 35 pF  
t
t
t
Global clock setup time  
Global clock hold time  
2.9  
0.0  
2.5  
4.0  
0.0  
2.5  
5.0  
0.0  
2.5  
7.0  
0.0  
3.0  
ns  
ns  
ns  
SU  
H
Global clock setup time of fast  
input  
FSU  
t
Global clock hold time of fast  
input  
0.0  
0.0  
0.0  
0.5  
ns  
FH  
t
t
t
t
t
t
t
t
t
Global clock to output delay  
Global clock high time  
Global clock low time  
Array clock setup time  
Array clock hold time  
Array clock to output delay  
Array clock high time  
Array clock low time  
C1 = 35 pF  
3.2  
5.4  
3.5  
6.6  
4.3  
8.2  
5.0  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
CO1  
CH  
2.0  
2.0  
0.7  
1.8  
2.5  
2.5  
0.9  
2.1  
3.0  
3.0  
1.1  
2.7  
4.0  
4.0  
2.0  
3.0  
CL  
ASU  
AH  
C1 = 35 pF  
10.0  
ACO1  
ACH  
ACL  
CPPW  
2.5  
2.5  
2.5  
2.5  
2.5  
2.5  
3.0  
3.0  
3.0  
4.0  
4.0  
4.0  
Minimum pulse width for clear (2)  
and preset  
t
Output data hold time after  
clock  
C1 = 35 pF (3) 1.0  
1.0  
1.0  
1.0  
ns  
ODH  
t
f
Minimum global clock period  
5.7  
5.7  
7.0  
7.0  
8.6  
8.6  
10.0  
10.0  
ns  
CNT  
CNT  
Maximum internal global clock (4)  
frequency  
175.4  
142.9  
116.3  
100.0  
MHz  
t
Minimum array clock period  
ns  
ACNT  
Altera Corporation  
39  
 复制成功!