欢迎访问ic37.com |
会员登录 免费注册
发布采购

EP2C35F672C8N 参数 Datasheet PDF下载

EP2C35F672C8N图片预览
型号: EP2C35F672C8N
PDF下载: 下载PDF文件 查看货源
内容描述: Cyclone II器件手册,卷1 [Cyclone II Device Handbook, Volume 1]
分类和应用: 现场可编程门阵列可编程逻辑LTE时钟
文件页数/大小: 470 页 / 5764 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号EP2C35F672C8N的Datasheet PDF文件第85页浏览型号EP2C35F672C8N的Datasheet PDF文件第86页浏览型号EP2C35F672C8N的Datasheet PDF文件第87页浏览型号EP2C35F672C8N的Datasheet PDF文件第88页浏览型号EP2C35F672C8N的Datasheet PDF文件第90页浏览型号EP2C35F672C8N的Datasheet PDF文件第91页浏览型号EP2C35F672C8N的Datasheet PDF文件第92页浏览型号EP2C35F672C8N的Datasheet PDF文件第93页  
3. Configuration & Testing  
CII51003-2.2  
All Cyclone® II devices provide JTAG BST circuitry that complies with  
the IEEE Std. 1149.1. JTAG boundary-scan testing can be performed  
either before or after, but not during configuration. Cyclone II devices can  
also use the JTAG port for configuration with the Quartus® II software or  
hardware using either Jam Files (.jam) or Jam Byte-Code Files (.jbc).  
IEEE Std. 1149.1  
(JTAG)Boundary  
Scan Support  
Cyclone II devices support IOE I/O standard reconfiguration through the  
JTAG BST chain. The JTAG chain can update the I/O standard for all  
input and output pins any time before or during user mode through the  
CONFIG_IOinstruction. You can use this capability for JTAG testing  
before configuration when some of the Cyclone II pins drive or receive  
from other devices on the board using voltage-referenced standards.  
Since the Cyclone II device might not be configured before JTAG testing,  
the I/O pins may not be configured for appropriate electrical standards  
for chip-to-chip communication. Programming the I/O standards via  
JTAG allows you to fully test I/O connections to other devices.  
f
For information on I/O reconfiguration, refer to the MorphIO: An I/O  
Reconfiguration Solution for Altera Devices White Paper.  
A device operating in JTAG mode uses four required pins: TDI, TDO, TMS,  
and TCK. The TCKpin has an internal weak pull-down resister, while the  
TDIand TMSpins have weak internal pull-up resistors. The TDOoutput  
pin and all JTAG input pin voltage is determined by the VCCIO of the bank  
where it resides. The bank VCCIO selects whether the JTAG inputs are 1.5-,  
1.8-, 2.5-, or 3.3-V compatible.  
1
Stratix® II, Stratix, Cyclone II and Cyclone devices must be  
within the first 8 devices in a JTAG chain. All of these devices  
have the same JTAG controller. If any of the Stratix II, Stratix,  
Cyclone II or Cyclone devices are in the 9th of further position,  
they fail configuration. This does not affect Signal Tap II.  
Altera Corporation  
February 2007  
3–1  
 复制成功!