欢迎访问ic37.com |
会员登录 免费注册
发布采购

EP2C35F672C8N 参数 Datasheet PDF下载

EP2C35F672C8N图片预览
型号: EP2C35F672C8N
PDF下载: 下载PDF文件 查看货源
内容描述: Cyclone II器件手册,卷1 [Cyclone II Device Handbook, Volume 1]
分类和应用: 现场可编程门阵列可编程逻辑LTE时钟
文件页数/大小: 470 页 / 5764 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号EP2C35F672C8N的Datasheet PDF文件第81页浏览型号EP2C35F672C8N的Datasheet PDF文件第82页浏览型号EP2C35F672C8N的Datasheet PDF文件第83页浏览型号EP2C35F672C8N的Datasheet PDF文件第84页浏览型号EP2C35F672C8N的Datasheet PDF文件第86页浏览型号EP2C35F672C8N的Datasheet PDF文件第87页浏览型号EP2C35F672C8N的Datasheet PDF文件第88页浏览型号EP2C35F672C8N的Datasheet PDF文件第89页  
Cyclone II Architecture  
Figure 2–29. EP2C15, EP2C20, EP2C35, EP2C50 & EP2C70 I/O Banks  
Notes (1), (2)  
I/O Banks 3 & 4 Also Support  
the SSTL-18 Class II,  
HSTL-18 Class II, & HSTL-15  
Class II I/O Standards  
I/O Bank 3  
I/O Bank 4  
Individual  
Power Bus  
All I/O Banks Support  
3.3-V LVTTL/LVCMOS  
2.5-V LVTTL/LVCMOS  
1.8-V LVTTL/LVCMOS  
1.5-V LVCMOS  
I/O Bank 2  
I/O Bank 5  
LVDS  
RSDS  
mini-LVDS  
LVPECL (3)  
I/O Banks 1 & 2 Also  
Support the 3.3-V PCI  
& PCI-X I/O Standards  
I/O Banks 5 & 6 Also  
Support the 3.3-V PCI  
& PCI-X I/O Standards  
SSTL-2 Class I and II  
SSTL-18 Class I  
HSTL-18 Class I  
HSTL-15 Class I  
Differential SSTL-2 (4)  
Differential SSTL-18 (4)  
Differential HSTL-18 (5)  
Differential HSTL-15 (5)  
I/O Bank 1  
I/O Bank 6  
Regular I/O Block  
Regular I/O Block  
Bank 7  
Bank 8  
I/O Banks 7 & 8 Also Support  
the SSTL-18 Class II,  
HSTL-18 Class II, & HSTL-15  
Class II I/O Standards  
Notes to Figure 2–29:  
(1) This is a top view of the silicon die.  
(2) This is a graphic representation only. Refer to the pin list and the Quartus II software for exact pin locations.  
(3) The LVPECL I/O standard is only supported on clock input pins. This I/O standard is not supported on output  
pins.  
(4) The differential SSTL-18 and SSTL-2 I/O standards are only supported on clock input pins and PLL output clock  
pins.  
(5) The differential 1.8-V and 1.5-V HSTL I/O standards are only supported on clock input pins and PLL output clock  
pins.  
Each I/O bank has its own VCCIO pins. A single device can support  
1.5-V, 1.8-V, 2.5-V, and 3.3-V interfaces; each individual bank can support  
a different standard with different I/O voltages. Each bank also has  
dual-purpose VREF pins to support any one of the voltage-referenced  
Altera Corporation  
February 2007  
2–59  
Cyclone II Device Handbook, Volume 1  
 复制成功!