欢迎访问ic37.com |
会员登录 免费注册
发布采购

EP1SGX40GF1020I6 参数 Datasheet PDF下载

EP1SGX40GF1020I6图片预览
型号: EP1SGX40GF1020I6
PDF下载: 下载PDF文件 查看货源
内容描述: [Field Programmable Gate Array, 4697 CLBs, 41250-Cell, CMOS, PBGA1020, 33 X 33 MM, 1 MM PITCH, FBGA-1020]
分类和应用: 可编程逻辑
文件页数/大小: 272 页 / 1348 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号EP1SGX40GF1020I6的Datasheet PDF文件第161页浏览型号EP1SGX40GF1020I6的Datasheet PDF文件第162页浏览型号EP1SGX40GF1020I6的Datasheet PDF文件第163页浏览型号EP1SGX40GF1020I6的Datasheet PDF文件第164页浏览型号EP1SGX40GF1020I6的Datasheet PDF文件第166页浏览型号EP1SGX40GF1020I6的Datasheet PDF文件第167页浏览型号EP1SGX40GF1020I6的Datasheet PDF文件第168页浏览型号EP1SGX40GF1020I6的Datasheet PDF文件第169页  
Stratix GX Architecture  
Figure 4–60. Column I/O Block Connection to the Interconnect  
42 Data &  
Control Signals  
from Logic Array (2)  
Vertical I/O  
Block Contains  
up to Six IOEs  
Vertical I/O Block  
16 Control  
Signals from I/O  
Interconnect (1)  
16  
42  
io_clk[7..0]  
IO_datain[3:0]  
I/O Block  
Local Interconnect  
I/O Interconnect  
R4, R8 & R24  
Interconnects  
LAB  
LAB  
LAB  
LAB Local  
Interconnect  
C4, C8 & C16  
Interconnects  
Notes to Figure 4–60:  
(1) The 16 control signals are composed of four output enables io_boe[3..0], four clock enables io_bce[3..0],  
four clocks io_bclk[3..0], and four clear signals io_bclr[3..0].  
(2) The 42 data and control signals consist of 12 data out lines; six lines each for DDR applications  
io_dataouta[5..0]and io_dataoutb[5..0], six output enables io_coe[5..0], six input clock enables  
io_cce_in[5..0], six output clock enables io_cce_out[5..0], six clocks io_cclk[5..0], and six clear  
signals io_cclr[5..0].  
Altera Corporation  
February 2005  
4–99  
Stratix GX Device Handbook, Volume 1  
 
 复制成功!