欢迎访问ic37.com |
会员登录 免费注册
发布采购

EP1SGX40GF1020I6 参数 Datasheet PDF下载

EP1SGX40GF1020I6图片预览
型号: EP1SGX40GF1020I6
PDF下载: 下载PDF文件 查看货源
内容描述: [Field Programmable Gate Array, 4697 CLBs, 41250-Cell, CMOS, PBGA1020, 33 X 33 MM, 1 MM PITCH, FBGA-1020]
分类和应用: 可编程逻辑
文件页数/大小: 272 页 / 1348 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号EP1SGX40GF1020I6的Datasheet PDF文件第157页浏览型号EP1SGX40GF1020I6的Datasheet PDF文件第158页浏览型号EP1SGX40GF1020I6的Datasheet PDF文件第159页浏览型号EP1SGX40GF1020I6的Datasheet PDF文件第160页浏览型号EP1SGX40GF1020I6的Datasheet PDF文件第162页浏览型号EP1SGX40GF1020I6的Datasheet PDF文件第163页浏览型号EP1SGX40GF1020I6的Datasheet PDF文件第164页浏览型号EP1SGX40GF1020I6的Datasheet PDF文件第165页  
Stratix GX Architecture  
pin. The I/O standards supported by any particular bank determines  
what standards are possible for an external clock output driven by the fast  
PLL in that bank.  
Table 4–20 shows the I/O standards supported by fast PLL input pins.  
Table 4–20. Fast PLL Port Input Pin I/O Standards  
Input  
I/O Standard  
INCLK  
PLLENABLE  
LVTTL  
v
v
v
v
v
v
v
LVCMOS  
2.5 V  
1.8 V  
1.5 V  
3.3-V PCI  
3.3-V PCI-X  
LVPECL  
v
v
v
v
v
3.3-V PCML  
LVDS  
HyperTransport technology  
Differential HSTL  
Differential SSTL  
3.3-V GTL  
v
v
v
v
v
v
v
v
v
v
v
v
3.3-V GTL+  
1.5V HSTL class I  
1.5V HSTL class II  
SSTL-18 class I  
SSTL-18 class II  
SSTL-2 class I  
SSTL-2 class II  
SSTL-3 class I  
SSTL-3 class II  
AGP (1× and 2× )  
CTT  
Altera Corporation  
February 2005  
4–95  
Stratix GX Device Handbook, Volume 1  
 
 复制成功!