MultiTrack Interconnect
All embedded blocks communicate with the logic array similar to LAB-
to-LAB interfaces. Each block (i.e., M4K memory or PLL) connects to row
and column interconnects and has local interconnect regions driven by
row and column interconnects. These blocks also have direct link
interconnects for fast connections to and from a neighboring LAB.
Table 2–2 shows the Cyclone device's routing scheme.
Table 2–2. Cyclone Device Routing Scheme
Destination
Source
LUT Chain
v
v
v
Register Chain
Local Interconnect
v
v
v
v
Direct Link
Interconnect
v
R4 Interconnect
C4 Interconnect
LE
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
M4K RAM Block
PLL
Column IOE
Row IOE
v
v
Altera Corporation
January 2007
2–17
Preliminary