欢迎访问ic37.com |
会员登录 免费注册
发布采购

AS4C128M16D3A-12BIN 参数 Datasheet PDF下载

AS4C128M16D3A-12BIN图片预览
型号: AS4C128M16D3A-12BIN
PDF下载: 下载PDF文件 查看货源
内容描述: [AS4C128M16D3A-12BIN - 96 ball FBGA PACKAGE]
分类和应用:
文件页数/大小: 83 页 / 2180 K
品牌: ALSC [ ALLIANCE SEMICONDUCTOR CORPORATION ]
 浏览型号AS4C128M16D3A-12BIN的Datasheet PDF文件第27页浏览型号AS4C128M16D3A-12BIN的Datasheet PDF文件第28页浏览型号AS4C128M16D3A-12BIN的Datasheet PDF文件第29页浏览型号AS4C128M16D3A-12BIN的Datasheet PDF文件第30页浏览型号AS4C128M16D3A-12BIN的Datasheet PDF文件第32页浏览型号AS4C128M16D3A-12BIN的Datasheet PDF文件第33页浏览型号AS4C128M16D3A-12BIN的Datasheet PDF文件第34页浏览型号AS4C128M16D3A-12BIN的Datasheet PDF文件第35页  
AS4C128M16D3A-12BIN  
z DLL- Off Mode  
DDR3 DLL-off mode is entered by setting MR1 bit A0 to “1”; this will disable the DLL for subsequent operations until  
A0 bit set back to “0”. The MR1 A0 bit for DLL control can be switched either during initialization or later.  
The DLL-off Mode operations listed below are an optional feature for DDR3. The maximum clock frequency for DLL-  
off Mode is specified by the parameter tCKDLL_OFF. There is no minimum frequency limit besides the need to  
satisfy the refresh interval, tREFI.  
Due to latency counter and timing restrictions, only one value of CAS Latency (CL) in MR0 and CAS Write Latency  
(CWL) in MR2 are supported. The DLL-off mode is only required to support setting of both CL=6 and CWL=6.  
DLL-off mode will affect the Read data Clock to Data Strobe relationship (tDQSCK) but not the data Strobe to Data  
relationship (tDQSQ, tQH). Special attention is needed to line up Read data to controller time domain. Comparing  
with DLL-on mode, where tDQSCK starts from the rising clock edge (AL+CL) cycles after the Read command, the  
DLL-off mode tDQSCK starts (AL+CL-1) cycles after the read command. Another difference is that tDQSCK may  
not be small compared to tCK (it might even be larger than tCK) and the difference between tDQSCKmin and  
tDQSCKmax is significantly larger than in DLL-on mode.  
The timing relations on DLL-off mode READ operation have shown at the following Timing Diagram (CL=6, BL=8)  
Figure 9. DLL-off mode READ Timing Operation  
T0  
T1  
T2  
T3  
T4  
T5  
T6  
T7  
T8  
T9  
T10  
CK#  
CK  
READ  
NOP  
NOP  
NOP  
NOP  
NOP  
NOP  
NOP  
NOP  
NOP  
NOP  
COMMAND  
ADDRESS  
Bank,  
Col b  
RL (DLL_on) = AL + CL = 6 (CL = 6, AL = 0)  
CL = 6  
DQS#(DLL_on)  
DQS  
Din  
b
Din  
b+1  
Din  
b+2  
Din  
b+3  
Din  
b+4  
Din  
b+5  
Din  
b+6  
Din  
b+7  
DQ (DLL_on)  
RL (DLL_off) = AL + (CL-1) = 5  
tDQSCK(DLL_off)_min  
DQS#(DLL_off)  
DQS  
Din  
b
Din  
b+1  
Din  
b+2  
Din  
b+3  
Din  
b+4  
Din  
b+5  
Din  
b+6  
Din  
b+7  
DQ (DLL_off)  
tDQSCK(DLL_off)_max  
DQS#(DLL_off)  
DQS  
Din  
b
Din  
b+1  
Din  
b+2  
Din  
b+3  
Din  
b+4  
Din  
b+5  
Din  
b+6  
Din  
b+7  
DQ (DLL_off)  
NOTE 1. The tDQSCK is used here for DQS, DQS# and DQ to have a simplified diagram; the DLL_off shift will affect  
both timings in the same way and the skew between all DQ and DQS, DQS# signals will still be tDQSQ.  
TRANSITIONING DATA  
Don't Care  
Confidential  
-3183-  
Rev. 1.0 May 2016  
 复制成功!