欢迎访问ic37.com |
会员登录 免费注册
发布采购

AK4646_11 参数 Datasheet PDF下载

AK4646_11图片预览
型号: AK4646_11
PDF下载: 下载PDF文件 查看货源
内容描述: 立体声编解码器与MIC / SPK- AMP [Stereo CODEC with MIC/SPK-AMP]
分类和应用: 解码器编解码器
文件页数/大小: 81 页 / 725 K
品牌: AKM [ ASAHI KASEI MICROSYSTEMS ]
 浏览型号AK4646_11的Datasheet PDF文件第65页浏览型号AK4646_11的Datasheet PDF文件第66页浏览型号AK4646_11的Datasheet PDF文件第67页浏览型号AK4646_11的Datasheet PDF文件第68页浏览型号AK4646_11的Datasheet PDF文件第70页浏览型号AK4646_11的Datasheet PDF文件第71页浏览型号AK4646_11的Datasheet PDF文件第72页浏览型号AK4646_11的Datasheet PDF文件第73页  
[AK4646]  
3. PLL Slave Mode (MCKI pin)  
Example:  
Audio I/F Format: MSB justified (ADC & DAC)  
BICK frequency at Master Mode: 64fs  
Input Master Clock Select at PLL Mode: 11.2896MHz  
MCKO: Enable  
Power Supply  
(1) Power Supply & PDN pin = “L” Æ “H”  
(1)  
PDN pin  
(2)  
(3)  
PMVCM bit  
(Addr:00H, D6)  
(2)Addr:04H, Data:4AH  
Addr:05H, Data:27H  
(4)  
MCKO bit  
(Addr:01H, D1)  
(3)Addr:00H, Data:40H  
(4)Addr:01H, Data:03H  
MCKO output start  
PMPLL bit  
(Addr:01H, D0)  
(5)  
MCKI pin  
Input  
40msec(max)  
(6)  
MCKO pin  
(7)  
Output  
Input  
(8)  
BICK and LRCK input start  
BICK pin  
LRCK pin  
Figure 40. Clock Set Up Sequence (3)  
<Example>  
(1) After Power Up: PDN pin “L” Æ “H”  
“L” time of 150ns or more is needed to reset the AK4646.  
(2) DIF1-0, PLL3-0, FS3-0, BCKO and M/S bits should be set during this period.  
(3) Power Up VCOM: PMVCM bit = “0” Æ “1”  
VCOM should first be powered up before the other block operates.  
(4) Enable MCKO output: MCKO bit = “1”  
(5) PLL starts after that the PMPLL bit changes from “0” to “1” and PLL reference clock (MCKI pin) is supplied.  
PLL lock time is 40ms (max).  
(6) The normal clock is output from MCKO after PLL is locked.  
(7) The invalid frequency is output from MCKO during this period.  
(8) BICK and LRCK clocks should be synchronized with MCKO clock.  
MS0557-E-05  
2011/01  
- 69 -  
 复制成功!