欢迎访问ic37.com |
会员登录 免费注册
发布采购

AK4646_11 参数 Datasheet PDF下载

AK4646_11图片预览
型号: AK4646_11
PDF下载: 下载PDF文件 查看货源
内容描述: 立体声编解码器与MIC / SPK- AMP [Stereo CODEC with MIC/SPK-AMP]
分类和应用: 解码器编解码器
文件页数/大小: 81 页 / 725 K
品牌: AKM [ ASAHI KASEI MICROSYSTEMS ]
 浏览型号AK4646_11的Datasheet PDF文件第63页浏览型号AK4646_11的Datasheet PDF文件第64页浏览型号AK4646_11的Datasheet PDF文件第65页浏览型号AK4646_11的Datasheet PDF文件第66页浏览型号AK4646_11的Datasheet PDF文件第68页浏览型号AK4646_11的Datasheet PDF文件第69页浏览型号AK4646_11的Datasheet PDF文件第70页浏览型号AK4646_11的Datasheet PDF文件第71页  
[AK4646]  
CONTROL SEQUENCE  
Clock Set up  
When ADC or DAC is powered-up, the clocks must be supplied.  
1. PLL Master Mode.  
Example:  
Power Supply  
Audio I/F Format: MSB justified (ADC & DAC)  
BICK frequency at Master Mode: 64fs  
Input Master Clock Select at PLL Mode: 11.2896MHz  
(1)  
PDN pin  
MCKO: Enable  
Sampling Frequency: 44.1kHz  
(3)  
(2)  
PMVCM bit  
(Addr:00H, D6)  
(4)  
(1) Power Supply & PDN pin = “L” Æ “H”  
MCKO bit  
(Addr:01H, D1)  
PMPLL bit  
(2)Addr:01H, Data:08H  
Addr:04H, Data:4AH  
Addr:05H, Data:27H  
(Addr:01H, D0)  
(5)  
MCKI pin  
Input  
M/S bit  
(3)Addr:00H, Data:40H  
(4)Addr:01H, Data:0BH  
(Addr:01H, D3)  
40msec(max)  
(6)  
(8)  
BICK pin  
LRCK pin  
Output  
Output  
40msec(max)  
(7)  
MCKO, BICK and LRCK output  
MCKO pin  
Figure 38. Clock Set Up Sequence (1)  
<Example>  
(1) After Power Up, PDN pin = “L” Æ “H”  
“L” time of 150ns or more is needed to reset the AK4646.  
(2) DIF1-0, PLL3-0, FS3-0, BCKO and M/S bits should be set during this period.  
(3) Power Up VCOM: PMVCM bit = “0” Æ “1”  
VCOM should first be powered-up before the other block operates.  
(4) In case of using MCKO output: MCKO bit = “1”  
In case of not using MCKO output: MCKO bit = “0”  
(5) PLL lock time is 40ms (max) after PMPLL bit changes from “0” to “1” and MCKI is supplied from an external  
source.  
(6) The AK4646 starts to output the LRCK and BICK clocks after the PLL becomes stable. Then normal operation  
starts.  
(7) The invalid frequency is output from MCKO pin during this period if MCKO bit = “1”.  
(8) The normal clock is output from MCKO pin after the PLL is locked if MCKO bit = “1”.  
MS0557-E-05  
2011/01  
- 67 -  
 复制成功!