欢迎访问ic37.com |
会员登录 免费注册
发布采购

AK4645AEZ 参数 Datasheet PDF下载

AK4645AEZ图片预览
型号: AK4645AEZ
PDF下载: 下载PDF文件 查看货源
内容描述: [暂无描述]
分类和应用: 解码器编解码器消费电路商用集成电路
文件页数/大小: 96 页 / 791 K
品牌: AKM [ ASAHI KASEI MICROSYSTEMS ]
 浏览型号AK4645AEZ的Datasheet PDF文件第25页浏览型号AK4645AEZ的Datasheet PDF文件第26页浏览型号AK4645AEZ的Datasheet PDF文件第27页浏览型号AK4645AEZ的Datasheet PDF文件第28页浏览型号AK4645AEZ的Datasheet PDF文件第30页浏览型号AK4645AEZ的Datasheet PDF文件第31页浏览型号AK4645AEZ的Datasheet PDF文件第32页浏览型号AK4645AEZ的Datasheet PDF文件第33页  
ASAHI KASEI  
[AK4645]  
b) PLL reference clock: BICK or LRCK pin  
Sampling frequency corresponds to 7.35kHz to 48kHz by changing FS3-0 bits (see Table 7).  
AK4645  
MCKO  
DSP or µP  
MCKI  
32fs or 64fs  
BCLK  
LRCK  
BICK  
1fs  
LRCK  
SDTI  
SDTO  
SDTI  
SDTO  
Figure 21. PLL Slave Mode 2 (PLL Reference Clock: BICK pin)  
AK4645  
MCKO  
DSP or µP  
MCKI  
32fs  
BCLK  
LRCK  
BICK  
1fs  
LRCK  
SDTI  
SDTO  
SDTI  
SDTO  
Figure 22. PLL Slave Mode 2 (PLL Reference Clock: LRCK pin)  
The external clocks (MCKI, BICK and LRCK) should always be present whenever the ADC or DAC is in operation  
(PMADL bit = “1”, PMADR bit = “1” or PMDAC bit = “1”). If these clocks are not provided, the AK4645 may draw  
excess current and it is not possible to operate properly because utilizes dynamic refreshed logic internally. If the external  
clocks are not present, the ADC and DAC should be in the power-down mode (PMADL=PMADR=PMDAC bits = “0”).  
MS0543-E-00  
2006/09  
- 29 -  
 复制成功!